精品国产人成在线_亚洲高清无码在线观看_国产在线视频国产永久2021_国产AV综合第一页一个的一区免费影院黑人_最近中文字幕MV高清在线视频

0
  • 聊天消息
  • 系統(tǒng)消息
  • 評(píng)論與回復(fù)
登錄后你可以
  • 下載海量資料
  • 學(xué)習(xí)在線課程
  • 觀看技術(shù)視頻
  • 寫文章/發(fā)帖/加入社區(qū)
會(huì)員中心
創(chuàng)作中心

完善資料讓更多小伙伴認(rèn)識(shí)你,還能領(lǐng)取20積分哦,立即完善>

3天內(nèi)不再提示

Lattice ECP5和ECP5-5G FPGA系列VIP處理器解決方案

電子工程師 ? 2018-04-06 10:19 ? 次閱讀

lattice公司的ECP5/ECP5-5G FPGA系列提供了高性能特性如增強(qiáng)DSP架構(gòu),高速SERDES和高速源同步接口,采用40nm技術(shù),使得器件非常適合于量大高速和低成本的應(yīng)用.器件的查找表(LUT)高達(dá)48K邏輯單元,支持多達(dá)365個(gè)用戶I/O,提供多達(dá)156個(gè)18x18乘法器和各種并行I/O標(biāo)準(zhǔn),采用可配置SRAM邏輯技術(shù),提供基于LUT的邏輯,分布式和嵌入式存儲(chǔ)器,鎖相環(huán)(PLL),延遲鎖定環(huán)(DLL),支持預(yù)制源同步I/O,增強(qiáng)sysDSP slices和高擋配置,包括加密和雙引導(dǎo)功能.本文介紹了ECP5和ECP5-5G FPGA系列主要特性,LFE5UM/LFE5UM5G-85器件簡化框圖以及ECP5 VIP 處理器板主要特性,框圖,電路圖和材料清單.

The ECP5/ECP5-5G family of FPGA devices is optimized to deliver high performance features such as an enhanced DSP architecture, high speed SERDES (Serializer/Deserializer), and high speed source synchronous interfaces, in an economical FPGA fabric. This combination is achieved through advances in device architecture and the use of 40 nm technology making the devices suitable for high-volume, high-speed, and low-cost applications.

The ECP5/ECP5-5G device family covers look-up-table (LUT) capacity to 84K logic elements and supports up to 365 user I/Os. The ECP5/ECP5-5G device family also offers up to 156 18 x 18 multipliers and a wide range of parallel I/O standards.

The ECP5/ECP5-5G FPGA fabric is optimized high performance with low power and low cost in mind. The ECP5/ ECP5-5G devices utilize reconfigurable SRAM logic technology and provide popular building blocks such as LUT-based logic, distributed and embedded memory, Phase-Locked Loops (PLLs), Delay-Locked Loops (DLLs), pre-engineered source synchronous I/O support, enhanced sysDSP slices and advanced configuration support, including encryption and dual-boot capabilities.

The pre-engineered source synchronous logic implemented in the ECP5/ECP5-5G device family supports a broad range of interface standards including DDR2/3, LPDDR2/3, XGMII, and 7:1 LVDS.

The ECP5/ECP5-5G device family also features high speed SERDES with dedicated Physical Coding Sublayer (PCS) functions. High jitter tolerance and low transmit jitter allow the SERDES plus PCS blocks to be configured to support an array of popular data protocols including PCI Express, Ethernet (XAUI, GbE, and SGMII) and CPRI. Transmit De-emphasis with pre- and post-cursors, and Receive Equalization settings make the SERDES suitable for transmission and reception over various forms of media.

The ECP5/ECP5-5G devices also provide flexible, reliable and secure configuration options, such as dual-boot capability, bit-stream encryption, and TransFR field upgrade features.

ECP5-5G family devices have made some enhancement in the SERDES compared to ECP5UM devices. These enhancements increase the performance of the SERDES to up to 5 Gb/s data rate. The ECP5-5G family devices are pin-to-pin compatible with the ECP5UM devices. These allows a migration path for users to port designs from ECP5UM to ECP5-5G devices to get higher performance.

The Lattice Diamond? design software allows large complex designs to be efficiently implemented using the ECP5/ECP5-5G FPGA family. Synthesis library support for ECP5/ECP5-5G devices is available for popular logic synthesis tools. The Diamond tools use the synthesis tool output along with the constraints from its floor planning tools to place and route the design in the ECP5/ECP5-5G device. The tools extract the timing from the routing and back-annotate it into the design for timing verification.

Lattice provides many pre-engineered IP (Intellectual Property) modules for the ECP5/ECP5-5G family. By using these configurable soft core IPs as standardized blocks, designers are free to concentrate on the unique aspects of their design, increasing their productivity.

Each ECP5/ECP5-5G device contains an array of logic blocks surrounded by Programmable I/O Cells (PIC). Interspersed between the rows of logic blocks are rows of sysMEM? Embedded Block RAM (EBR) and rows of sysDSP? Digital Signal Processing slices, as shown in Figure 2.1 on page 13. The LFE5-85 devices have three rows of DSP slices, the LFE5-45 devices have two rows, and both LFE5-25 and LFE5-12 devices have one. In addition, the LFE5UM/LFE5UM5G devices contain SERDES Duals on the bottom of the device.

The Programmable Functional Unit (PFU) contains the building blocks for logic, arithmetic, RAM and ROM functions. The PFU block is optimized for flexibility, allowing complex designs to be implemented quickly and efficiently. Logic Blocks are arranged in a two-dimensional array.

The ECP5/ECP5-5G devices contain one or more rows of sysMEM EBR blocks. sysMEM EBRs are large, dedicated 18 Kb fast memory blocks. Each sysMEM block can be configured in a variety of depths and widths as RAM or ROM. In addition, ECP5/ECP5-5G devices contain up to three rows of DSP slices. Each DSP slice has multipliers and adder/accumulators, which are the building blocks for complex signal processing capabilities.

The ECP5 devices feature up to four embedded 3.2 Gb/s SERDES channels, and the ECP5-5G devices feature up to four embedded 5 Gb/s SERDES channels. Each SERDES channel contains independent 8b/10b encoding / decoding, polarity adjust and elastic buffer logic. Each group of two SERDES channels, along with its Physical Coding Sublayer (PCS) block, creates a dual DCU (Dual Channel Unit). The functionality of the SERDES/PCS duals can be controlled by SRAM cell settings during device configuration or by registers that are addressable during device operation. The registers in every dual can be programmed via the SERDES Client Interface (SCI). These DCUs (up to two) are located at the bottom of the devices.

Each PIC block encompasses two PIOs (PIO pairs) with their respective sysI/O buffers. The sysI/O buffers of the ECP5/ECP5-5G devices are arranged in seven banks (eight banks for LFE5-85 devices in caBGA756 and caBGA554 packages), allowing the implementation of a wide variety of I/O standards. One of these banks (Bank 8) is shared with the programming interfaces. Half of the PIO pairs on the left and right edges of the device can be configured as LVDS transmit pairs, and all pairs on left and right can be configured as LVDS receive pairs. The PIC logic in the left and right banks also includes pre-engineered support to aid in the implementation of high speed source synchronous standards such as XGMII, 7:1 LVDS, along with memory interfaces including DDR3 and LPDDR3.

The ECP5/ECP5-5G registers in PFU and sysI/O can be configured to be SET or RESET. After power up and the device is configured, it enters into user mode with these registers SET/RESET according to the configuration setting, allowing the device entering to a known state for predictable system function.

Other blocks provided include PLLs, DLLs and configuration functions. The ECP5/ECP5-5G architecture provides up to four Delay-Locked Loops (DLLs) and up to four Phase-Locked Loops (PLLs). The PLL and DLL blocks are located at the corners of each device.

The configuration block that supports features such as configuration bit-stream decryption, transparent updates and dual-boot support is located at the bottom of each device, to the left of the SERDES blocks. Every device in the ECP5/ECP5-5G family supports a sysCONFIG? ports located in that same corner, powered by Vccio8, allowing for serial or parallel device configuration.

In addition, every device in the family has a JTAG port. This family also provides an on-chip oscillator and soft error detect capability. The ECP5 devices use 1.1 V and ECP5UM5G devices use 1.2 V as their core voltage.

ECP5和ECP5-5G FPGA系列主要特性:

? Higher Logic Density for Increased System Integration
? 12K to 84K LUTs
? 197 to 365 user programmable I/Os
? Embedded SERDES
? 270 Mb/s, up to 3.2 Gb/s, SERDES interface(ECP5)
? 270 Mb/s, up to 5.0 Gb/s, SERDES interface (ECP5-5G)
? Supports eDP in RDR (1.62 Gb/s) and HDR (2.7 Gb/s)
? Up to four channels per device: PCI Express, Ethernet (1GbE, SGMII, XAUI), and CPRI sysDSP?
? Fullycascadable slice architecture
? 12 to 160 slices for high performance multiply and accumulate
? Powerful 54-bit ALU operations
? Time Division Multiplexing MAC Sharing
? Rounding and truncation
? Each slice supports
? Half 36 x 36, two 18 x 18 or four 9 x 9 multipliers
? Advanced 18 x 36 MAC and 18 x 18 Multiply-Multiply-Accumulate (MMAC) operations
? Flexible Memory Resources
? Up to 3.744 Mb sysMEM? Embedded Block RAM (EBR)
? 194K to 669K bits distributed RAM
? sysCLOCK Analog PLLs and DLLs
? Four DLLs and four PLLs in LFE5-45 and LFE5-85; two DLLs and two PLLs in LFE5-25 and LFE5-12
? Pre-Engineered Source Synchronous I/O
? DDR registers in I/O cells
? Dedicated read/write levelling functionality
? Dedicated gearing logic
? Source synchronous standards support
? ADC/DAC, 7:1 LVDS, XGMII
? High Speed ADC/DAC devices
? Dedicated DDR2/DDR3 and LPDDR2/LPDDR3 memory support with DQS logic, up to 800 Mb/s data-rate
? Programmable sysI/O? Buffer Supports Wide Range of Interfaces
? On-chip termination
? LVTTL and LVCMOS 33/25/18/15/12
? SSTL 18/15 I, II
? HSUL12
? LVDS, Bus-LVDS, LVPECL, RSDS, MLVDS
? subLVDS and SLVS, MIPI D-PHY input interfaces
? Flexible Device Configuration
? Shared bank for configuration I/Os
? SPI boot flash interface
? Dual-boot images supported
? Slave SPI
? TransFR? I/O for simple field updates
? Single Event Upset (SEU) Mitigation Support
? Soft Error Detect – Embedded hard macro
? Soft Error Correction – Without stopping user operation
? Soft Error Injection – Emulate SEU event to debug system error handling
? System Level Support
? IEEE 1149.1 and IEEE 1532 compliant
? Reveal Logic Analyzer
? On-chip oscillator for initialization and general use
? 1.1 V core power supply for ECP5, 1.2 V core power supply for ECP5UM5G


圖1. LFE5UM/LFE5UM5G-85器件簡化框圖

ECP5 VIP 處理器板

This document describes the Lattice Semiconductor ECP5 VIP Processor Board which is a key component of Lattice’s Video Interface Platform (VIP) board interconnect. Lattice VIP boards can be interconnected to create solutions for MIPI? CSI-2/DSI, SERDES, LVDS and more.

The content of this user guide includes descriptions of onboard jumper settings, programming circuit, a complete set of schematics, and bill of materials for ECP5 VIP processor board.

ECP5 VIP 處理器板主要特性:

ECP5/5G
SERDES interface
Dual DDR3 interface
LVDS/MIPI Transmitter/Receiver interface
SPI flash configuration
General Purpose Input/Output
Programming Circuit
Mini-B USB connector to FTDI
FTDI to ECP5 using JTAG
FTDI to ispClock using JTAG
ispClock
SERDES reference clock generation interface


圖2.ECP5 VIP 處理器板主要元件分布圖(頂層)


圖3.ECP5 VIP 處理器板主要元件分布圖(底層)


圖4.ECP5 VIP 處理器板可編程框圖


圖5.ECP5 VIP 處理器板框圖


圖6.ECP5 VIP 處理器板電路圖(1):FTDI和編程接口


圖7.ECP5 VIP 處理器板電路圖(2):電源穩(wěn)壓器接口


圖8.ECP5 VIP 處理器板電路圖(3):MIPI和GPIO連接器接口


圖9.ECP5 VIP 處理器板電路圖(4):DDR3接口


圖10.ECP5 VIP 處理器板電路圖(5):SERDES接口


圖11.ECP5 VIP 處理器板電路圖(6):ECP5去耦


圖12.ECP5 VIP 處理器板電路圖(7):HISPI/CSI2連接器
ECP5 VIP 處理器板材料清單:


圖13.ECP5 VIP 處理器板電路圖:DDR3接口B版本


圖14.ECP5 VIP 處理器板電路圖:MIPI和GPIO連接器接口B版本

聲明:本文內(nèi)容及配圖由入駐作者撰寫或者入駐合作網(wǎng)站授權(quán)轉(zhuǎn)載。文章觀點(diǎn)僅代表作者本人,不代表電子發(fā)燒友網(wǎng)立場(chǎng)。文章及其配圖僅供工程師學(xué)習(xí)之用,如有內(nèi)容侵權(quán)或者其他違規(guī)問題,請(qǐng)聯(lián)系本站處理。 舉報(bào)投訴
  • 處理器
    +關(guān)注

    關(guān)注

    68

    文章

    19178

    瀏覽量

    229200
收藏 人收藏

    評(píng)論

    相關(guān)推薦

    FPGA技術(shù)對(duì)5G通信的影響

    能夠通過硬件加速實(shí)現(xiàn)實(shí)時(shí)信號(hào)處理,這在5G通信中至關(guān)重要。5G通信需要處理大量的數(shù)據(jù),包括信號(hào)處理、解碼、編碼、多媒體傳輸?shù)取?/div>
    的頭像 發(fā)表于 10-25 09:22 ?330次閱讀

    pico-ice:RP2040 plus Lattice iCE40UP5K FPGA 開發(fā)板 介紹

    處理器 (RP2040) 和 Lattice Semiconductor iCE40UP5K FPGA。該開發(fā)板具有用于 FPGA 和 R
    發(fā)表于 06-28 15:45

    萊迪思半導(dǎo)體推出全新MachXO5D-NX FPGA和Sentry解決方案

    :LSCC)近日宣布推出兩款全新解決方案——MachXO5D-NX系列高級(jí)安全控制FPGA和最新版本的Lattice Sentry
    的頭像 發(fā)表于 06-28 10:54 ?624次閱讀

    Lattice Avant-G FPGA的電源解決方案

    Lattice Avant?-G FPGA系列Avant-G通用FPGA旨在通過提供無縫、靈活的
    發(fā)表于 06-12 17:07 ?0次下載

    Energy Core ECP5702-V01

    ECP5701/ECP5702是能芯科技發(fā)布的PD協(xié)議芯片。ECP5701/ECP5702可以從符合TYPE-C PD協(xié)議的電源適配器電源請(qǐng)求最大或指定的電壓。當(dāng)
    發(fā)表于 06-12 12:02 ?3次下載

    谷歌Tensor G5處理器將由臺(tái)積電生產(chǎn)

    近日,關(guān)于谷歌新一代智能手機(jī)Pixel 10系列將搭載自研處理器Tensor G5的傳聞得到了進(jìn)一步證實(shí)。據(jù)外媒報(bào)道,谷歌Tensor G5處理器
    的頭像 發(fā)表于 05-29 11:03 ?539次閱讀

    SX3 Utility FPGA Configuration是否支持其他類型的FPGA

    ECP5 是否支持其他類型的 FPGA? Microchip PolarFire FPGA例如 mpf300tl-fcsg536i
    發(fā)表于 05-22 08:13

    美格智能發(fā)布全新5G-A模組及FWA解決方案

    在備受矚目的2024年世界移動(dòng)通信大會(huì)(MWC)上,美格智能再度引領(lǐng)行業(yè)潮流,正式發(fā)布了先進(jìn)的5G-A模組SRM817WE及其配套的5G-A FWA解決方案。這一系列新產(chǎn)品包括
    的頭像 發(fā)表于 02-29 10:54 ?1348次閱讀

    美格智能在MWC 2024展示5G RedCap系列FWA解決方案

    在2024年的世界移動(dòng)通信大會(huì)(MWC)上,美格智能帶來了震撼業(yè)界的消息——正式推出其5G RedCap系列FWA(Fixed Wireless Access,固定無線接入)解決方案。作為該
    的頭像 發(fā)表于 02-29 10:52 ?940次閱讀

    美格智能推出5G RedCap系列FWA解決方案

    在2024年的世界移動(dòng)通信大會(huì)(MWC)上,美格智能引起了業(yè)界的廣泛關(guān)注,其正式推出了全新的5G RedCap系列FWA(Fixed Wireless Access,固定無線接入)解決方案。這一創(chuàng)新
    的頭像 發(fā)表于 02-29 10:48 ?633次閱讀

    華為發(fā)布5G-A全系列解決方案和通信行業(yè)首個(gè)大模型

    在近日舉行的2024年世界移動(dòng)通信大會(huì)(MWC24)巴塞羅那展上,華為展示了其在5G-A領(lǐng)域的最新突破,發(fā)布了全系列、全場(chǎng)景的5.5G產(chǎn)品解決方案,涵蓋了
    的頭像 發(fā)表于 02-28 11:43 ?720次閱讀

    MWC 2024丨美格智能推出5G RedCap系列FWA解決方案,開啟5G輕量化新天地

    2月27日,在MWC 2024世界移動(dòng)通信大會(huì)上,美格智能正式推出5G RedCap系列FWA解決方案。此系列解決方案具有低功耗、低成本等優(yōu)
    的頭像 發(fā)表于 02-27 17:42 ?743次閱讀
    MWC 2024丨美格智能推出<b class='flag-5'>5G</b> RedCap<b class='flag-5'>系列</b>FWA<b class='flag-5'>解決方案</b>,開啟<b class='flag-5'>5G</b>輕量化新天地

    MWC 2024丨美格智能推出5G RedCap系列FWA解決方案,開啟5G輕量化新天地

    2月27日,在MWC 2024世界移動(dòng)通信大會(huì)上,美格智能正式推出5G RedCap系列FWA解決方案。此系列解決方案具有低功耗、低成本等優(yōu)
    的頭像 發(fā)表于 02-27 17:28 ?393次閱讀
    MWC 2024丨美格智能推出<b class='flag-5'>5G</b> RedCap<b class='flag-5'>系列</b>FWA<b class='flag-5'>解決方案</b>,開啟<b class='flag-5'>5G</b>輕量化新天地

    AMD發(fā)布全新Ryzen 8000G系列臺(tái)式機(jī)處理器

    AMD最近發(fā)布了全新的Ryzen 8000G系列臺(tái)式機(jī)處理器,這個(gè)系列包括Ryzen 7 8700G、Ryzen
    的頭像 發(fā)表于 01-09 15:31 ?1025次閱讀

    5G+PLC智能工廠物聯(lián)網(wǎng)解決方案

    5G+PLC智能工廠解決方案是基于工業(yè)物聯(lián)網(wǎng)云平臺(tái)和5G通信網(wǎng)絡(luò),搭配5G工業(yè)網(wǎng)關(guān)的綜合性解決方案。該
    的頭像 發(fā)表于 12-19 14:00 ?658次閱讀