精品国产人成在线_亚洲高清无码在线观看_国产在线视频国产永久2021_国产AV综合第一页一个的一区免费影院黑人_最近中文字幕MV高清在线视频

0
  • 聊天消息
  • 系統消息
  • 評論與回復
登錄后你可以
  • 下載海量資料
  • 學習在線課程
  • 觀看技術視頻
  • 寫文章/發帖/加入社區
會員中心
創作中心

完善資料讓更多小伙伴認識你,還能領取20積分哦,立即完善>

3天內不再提示

TMS320C6743 定點/浮點數字信號處理器

數據:

描述

C6743器件是一款基于C674x DSP內核的低功耗數字信號處理器。與TMS320C6000™DSP平臺的其他成員相比,該器件的功耗顯著降低。

C6743器件使原始設備制造商(OEM)和原始設計制造商(ODM)能夠快速推向市場高處理性能。

C6743 DSP內核采用基于緩存的兩級架構。 1級程序高速緩存(L1P)是32 KB直接映射高速緩存,1級數據高速緩存(L1D)是32 KB雙向組關聯高速緩存。 Level 2程序緩存(L2P)由128 KB的內存空間組成,在程序和數據空間之間共享。 L2內存可以配置為映射內存,緩存或兩者的組合。

外設集包括:帶管理數據輸入/輸出(MDIO)模塊的10/100 Mbps以太網MAC(EMAC);兩個I 2 C總線接口;兩個帶有14/9串行器和FIFO緩沖器的多通道音頻串行端口(McASP);兩個64位通用定時器,每個都可配置(一個可配置為看門狗);多達8個16引腳的通用輸入/輸出(GPIO),具有可編程中斷/事件生成模式,與其他外設復用;兩個UART接口(一個具有 RTS CTS );三個增強型高分辨率脈沖寬度調制器(eHRPWM)外設;三個32位增強型捕獲(eCAP)模塊外設,可配置為3個捕獲輸入或3個輔助脈沖寬度調制器(APWM)輸出;兩個32位增強型正交編碼脈沖(eQEP)外設;和2個外部存儲器接口(EMIF):用于較慢存儲器或外設的異步外部存儲器接口(EMIFA),以及用于SDRAM的高速存儲器接口(EMIFB)。

以太網媒體訪問控制器(EMAC)提供C6743和網絡之間的有效接口。 EMAC支持10Base-T和100Base-TX,或半雙工或全雙工模式下的10 Mbps和100 Mbps。此外,MDIO接口可用于PHY配置。

豐富的外設集可以控制外部外圍設備并與外部處理器通信。有關每個外圍設備的詳細信息,請參閱本文檔后面的相關章節以及相關的外圍設備參考指南。

特性

  • Applications
    • Networking
    • High-Speed Encoding
    • Professional Audio™
  • Software Support
    • TI DSP/BIOS™
    • Chip Support Library and DSP Library
  • 375-MHz TMS320C674x Fixed- and Floating-Point VLIW DSP Core
    • Load-Store Architecture with Nonaligned Support
    • 64 General-Purpose Registers (32-Bit)
    • Six ALU (32- and 40-Bit) Functional Units
      • Supports 32-Bit Integer, SP (IEEE Single Precision/32-Bit) and DP (IEEE Double Precision/64-Bit) Floating Point
      • Supports up to Four SP Additions Per Clock, Four DP Additions Every 2 Clocks
      • Supports up to Two Floating Point (SP or DP) Reciprocal Approximation (RCPxP) and Square-Root Reciprocal Approximation (RSQRxP) Operations Per Cycle
    • Two Multiply Functional Units
      • Mixed-Precision IEEE Floating Point Multiply Supported up to:
        • 2 SP x SP -> SP Per Clock
        • 2 SP x SP -> DP Every Two Clocks
        • 2 SP x DP -> DP Every Three Clocks
        • 2 DP x DP -> DP Every Four Clocks
      • Fixed-Point Multiply Supports Two 32 x 32-Bit Multiplies, Four 16 x 16-Bit Multiplies, or Eight 8 x 8-Bit Multiplies per Clock Cycle, and Complex Multiples
    • Instruction Packing Reduces Code Size
    • All Instructions Conditional
    • Hardware Support for Modulo Loop
      Operation
    • Protected Mode Operation
    • Exceptions Support for Error Detection and Program Redirection
  • C674x Instruction Set Features
    • Superset of the C67x+ and C64x+ ISAs
    • 3000 MIPS and 2250 MFLOPS C674x
    • Byte-Addressable (8-, 16-, 32-, and 64-Bit Data)
    • 8-Bit Overflow Protection
    • Bit-Field Extract, Set, Clear
    • Normalization, Saturation, Bit-Counting
    • Compact 16-Bit Instructions
  • C674x Two-Level Cache Memory Architecture
    • 32KB of L1P Program RAM/Cache
    • 32KB of L1D Data RAM/Cache
    • 128KB of L2 Unified Mapped RAM/Cache
    • Flexible RAM/Cache Partition (L1 and L2)
  • Enhanced Direct Memory Access Controller 3 (EDMA3):
    • 2 Transfer Controllers
    • 32 Independent DMA Channels
    • 8 Quick DMA Channels
    • Programmable Transfer Burst Size
  • 3.3-V LVCMOS I/Os
  • Two External Memory Interfaces:
    • EMIFA
      • NOR (8-Bit-Wide Data)
      • NAND (8-Bit-Wide Data)
    • EMIFB
      • 16-bit SDRAM, up to 128MB
  • Two Configurable 16550-Type UART Modules:
    • UART0 with Modem Control Signals
    • 16-Byte FIFO
    • 16x or 13x Oversampling Option
  • One Serial Peripheral Interface (SPI) with One Chip Select
  • Multimedia Card (MMC)/Secure Digital (SD)
  • Two Master and Slave Inter-Integrated Circuit (I2C Bus™)
  • Programmable Real-Time Unit Subsystem (PRUSS)
    • Two Independent Programmable Real-Time Unit (PRU) Cores
      • 32-Bit Load-Store RISC Architecture
      • 4KB of Instruction RAM per Core
      • 512 Bytes of Data RAM per Core
      • PRUSS can be Disabled Through Software to Save Power
      • Register 30 of each PRU is Exported from the Subsystem in Addition to the Normal R31 Output of the PRU Cores
    • Standard Power-Management Mechanism
      • Clock Gating
      • Entire Subsystem Under a Single PSC Clock Gating Domain
    • Dedicated Interrupt Controller
    • Dedicated Switched Central Resource
  • Two Multichannel Audio Serial Ports (McASPs):
    • Supports TDM, I2S, and Similar Formats
    • FIFO Buffers for Transmit and Receive
  • 10/100 Mbps RMII Ethernet Media Access Controller (EMAC):
    • IEEE 802.3 Compliant (3.3-V I/O Only)
    • RMII Media-Independent Interface
    • Management Data I/O (MDIO) Module
  • One 64-Bit General-Purpose Timer (Configurable as Two 32-Bit Timers)
  • One 64-Bit General-Purpose Watchdog Timer (Configurable as Two 32-Bit Timers)
  • Three Enhanced Pulse Width Modulators (eHRPWMs):
    • Dedicated 16-Bit Time-Base Counter with Period and Frequency Control
    • 6 Single Edge, 6 Dual Edge Symmetric, or 3 Dual Edge Asymmetric Outputs
    • Dead-Band Generation
    • PWM Chopping by High-Frequency Carrier
    • Trip Zone Input
  • Three 32-Bit Event Capture (eCAP) Modules:
    • Configurable as 3 Capture Inputs or 3 Auxiliary Pulse Width Modulator (APWM) Outputs
    • Single-Shot Capture of up to Four Event Time-Stamps
  • Two 32-Bit Enhanced Quadrature Encoder Pulse (eQEP) Modules
  • 256-Ball Pb-Free Plastic Ball Grid Array (PBGA) [ZKB Suffix], 1.0-mm Ball Pitch
  • 176-Pin Thin Quad Flat Pack (TQFP) [PTP Suffix], 0.5-mm Pin Pitch
  • Commercial or Automotive Temperature

參數 與其它產品相比 音頻處理器

 
DSP
DSP MHz (Max)
Arm CPU
Operating Systems
DRAM
On-Chip L2 Cache/RAM
Approx. Price (US$)
Operating Temperature Range (C)
McASP
McBSP
USB
EMAC
Package Group
PCI/PCIe
I2C
UART (SCI)
DSP MMACS
Other Hardware Acceleration
TMS320C6743
1 C674x    
200
375    
N/A    
TI RTOS    
SDRAM    
128 KB    
8.55 | 1ku    
-40 to 125
0 to 90    
2    
0    
0    
10/100    
BGA
HLQFP    
N/A    
2    
2    
3000    
PRU-ICSS    

方框圖 (1)


技術文檔

數據手冊(1)
元器件購買 TMS320C6743 相關庫存