精品国产人成在线_亚洲高清无码在线观看_国产在线视频国产永久2021_国产AV综合第一页一个的一区免费影院黑人_最近中文字幕MV高清在线视频

0
  • 聊天消息
  • 系統消息
  • 評論與回復
登錄后你可以
  • 下載海量資料
  • 學習在線課程
  • 觀看技術視頻
  • 寫文章/發帖/加入社區
會員中心
創作中心

完善資料讓更多小伙伴認識你,還能領取20積分哦,立即完善>

3天內不再提示

OMAP3525-HIREL OMAP3525-HiRel 應用處理器

數據:

描述

OMAP3525和OMAP3530高性能應用處理器基于增強型OMAP?3架構。

OMAP?3架構是旨在提供足以支持以下內容的一流視頻,圖像和圖形處理:

  • 流媒體視頻
  • 3D移動游戲
  • 視頻會議
  • 高分辨率靜止圖像

設備支持高級操作系統(OS),例如:

  • Linux
  • Windows CE

此OMAP設備包括高性能移動產品所需的最先進的電源管理技術。

以下子系統是設備的一部分:

  • 基于ARM Cortex?-A8微處理器的微處理器單元(MPU)子系統
  • 具有C64x +數字的IVA2.2子系統信號處理器(DSP)核心
  • POWERVR SGX?子系統,用于支持顯示和游戲效果的3D圖形加速(僅限3530)
  • 支持多種格式的相機圖像信號處理器(ISP)和連接到各種圖像傳感器的接口選項
  • 具有多種并發圖像處理功能的顯示子系統,以及支持可編程接口各種各樣的顯示器。顯示子系統還支持NTSC /PAL視頻輸出。
  • 3級(L3)和4級(L4)互連,為多個啟動器提供高帶寬數據傳輸到內部和外部存儲器控制器以及打開芯片外設

該器件還提供:

  • 全面的電源和時鐘管理方案,可實現高性能,低功耗運行和超低功耗功率待機功能。該器件還支持SmartReflex和交易適應性電壓控制。這種用于自動控制模塊工作電壓的電源管理技術可降低有功功耗。
  • 使用封裝上封裝(POP)實現的存儲器堆疊功能(僅限CBB和CBC封裝)

OMAP25和OMAP3530器件采用515引腳s-PBGA封裝(CBB后綴),515引腳s-PBGA封裝(CBC后綴)和423引腳s-PBGA封裝(CUS后綴)。 CUS包中沒有CBB和CBC包的某些功能。

表1-1列出了CBB,CBC和CUS包之間的差異。

特性

  • OMAP325 and OMAP3530 Applications Processor:
    • OMAP? 3 Architecture
    • MPU Subsystem
      • Up to 600-MHz ARM Cortex?-A8 Core
      • NEON? SIMD Coprocessor
    • High Performance Image, Video, Audio (IVA2.2?) Accelerator Subsystem
      • Up to 520-MHz TMS320C64x+? DSP Core
      • Enhanced Direct Memory Access (EDMA) Controller (128 Independent Channels)
      • Video Hardware Accelerators
    • POWERVR SGX? Graphics Accelerator (OMAP3530 Device Only)
      • Tile Based Architecture Delivering up to 10 MPoly/sec
      • Universal Scalable Shader Engine: Multi-threaded Engine Incorporating
        Pixel and Vertex Shader Functionality
      • Industry Standard API Support: OpenGLES 1.1 and 2.0, OpenVG1.0
      • Fine Grained Task Switching, Load Balancing, and Power Management
      • Programmable High Quality Image Anti-Aliasing
    • Fully Software-Compatible With C64x and C64x and ARM9?
    • Commercial and Extended Temperature Grades
  • Advanced Very-Long-Instruction-Word (VLIW) TMS320C64x+? DSP Core
    • Eight Highly Independent Functional Units
      • +Six ALUs (32-/40-Bit), Each Supports Single 32-Bit, Dual 16-Bit,
        or Quad 8-Bit Arithmetic per Clock Cycle
      • Two Multipliers Support Four 16 × 16-Bit Multiplies (32-Bit Results) per
        Clock Cycle or Eight 8 x 8-Bit Multiplies (16-Bit Results) per Clock Cycle
    • Load-Store Architecture With Non-Aligned Support
    • 64 32-Bit General-Purpose Registers
    • Instruction Packing Reduces Code Size
    • All Instructions Conditional
    • Additional C64x+? Enhancements
      • Protected Mode Operation
      • Exceptions Support for Error Detection and Program Redirection
      • Hardware Support for Modulo Loop Operation
  • C64x+ L1/L2 Memory Architecture
    • 32K-Byte L1P Program RAM/Cache (Direct Mapped)
    • 80K-Byte L1D Data RAM/Cache (2-Way Set-Associative)
    • 64K-Byte L2 Unified Mapped RAM/Cache (4-Way Set-Associative)
    • 32K-Byte L2 Shared SRAM and 16K-Byte L2 ROM
  • C64x+ Instruction Set Features
    • Byte-Addressable (8-/16-/32-/64-Bit Data)
    • 8-Bit Overflow Protection
    • Bit-Field Extract, Set, Clear
    • Normalization, Saturation. Bit-Counting
    • Compact 16-Bit Instructions
    • Additional Instructions to Support Complex Multiplies
  • ARM Cortex?-A8 Core
    • ARMv7 Architecture
      • Trust Zone?
      • Thumb?-2
      • MMU Enhancements
    • In-Order, Dual-Issue, Superscalar Microprocessor Core
    • NEON? Multimedia Architecture
    • Over 2x Performance of ARMv6 SIMD
    • Supports Both Integer and Floating Point SIMD
    • Jazelle? RCT Execution Environment Architecture
    • Dynamic Branch Prediction with Branch Target Address Cache, Global History Buffer,
      and 8-Entry Return Stack
    • Embedded Trace Macrocell (ETM) Support for Non-Invasive Debug
  • ARM Cortex?-A8 Memory Architecture:
    • 16K-Byte Instruction Cache (4-Way Set-Associative)
    • 16K-Byte Data Cache (4-Way Set-Associative)
    • 256K-Byte L2 Cache
  • 112K-Byte ROM
  • 64K-Byte Shared SRAM
  • Endianess:
    • ARM Instructions - Little Endian
    • ARM Data – Configurable
    • DSP Instruction/Data - Little Endian
  • External Memory Interfaces:
    • SDRAM Controller (SDRC)
      • 16, 32-bit Memory Controller With 1G-Byte Total Address Space
      • Interfaces to Low-Power Double Data Rate (LPDDR) SDRAM
      • SDRAM Memory Scheduler (SMS) and Rotation Engine
    • General Purpose Memory Controller (GPMC)
      • 16-bit Wide Multiplexed Address/Data Bus
      • Up to 8 Chip Select Pins With 128M-Byte Address Space per Chip Select Pin
      • Glueless Interface to NOR Flash, NAND Flash (With ECC Hamming
        Code Calculation), SRAM and Pseudo-SRAM
      • Flexible Asynchronous Protocol Control for Interface to Custom Logic
        (FPGA, CPLD, ASICs, etc.)
      • Nonmultiplexed Address/Data Mode (Limited 2K-Byte Address Space)
    • System Direct Memory Access (sDMA) Controller (32 Logical Channels
      With Configurable Priority)
    • Camera Image Signal Processing (ISP)
      • CCD and CMOS Imager Interface
      • Memory Data Input
      • RAW Data Interface
      • BT.601/BT.656 Digital YCbCr 4:2:2 (8-/10-Bit) Interface
      • A-Law Compression and Decompression
      • Preview Engine for Real-Time Image Processing
      • Glueless Interface to Common Video Decoders
      • Histogram Module/Auto-Exposure, Auto-White Balance, and Auto-Focus Engine
      • Resize Engine
        • Resize Images From 1/4x to 4x
        • Separate Horizontal/Vertical Control
    • Display Subsystem
      • Parallel Digital Output
        • Up to 24-Bit RGB
        • HD Maximum Resolution
        • Supports Up to 2 LCD Panels
        • Support for Remote Frame Buffer Interface (RFBI) LCD Panels
      • 2 10-Bit Digital-to-Analog Converters (DACs) Supporting:
        • Composite NTSC/PAL Video
        • Luma/Chroma Separate Video (S-Video)
      • Rotation 90-, 180-, and 270-degrees
      • Resize Images From 1/4x to 8x
      • Color Space Converter
      • 8-bit Alpha Blending
    • Serial Communication
      • 5 Multichannel Buffered Serial Ports (McBSPs)
        • 512 Byte Transmit/Receive Buffer (McBSP1/3/4/5)
        • 5K-Byte Transmit/Receive Buffer (McBSP2)
        • SIDETONE Core Support (McBSP2 and 3 Only) For Filter, Gain, and Mix Operations
        • Direct Interface to I2S and PCM Device and TDM Buses
        • 128 Channel Transmit/Receive Mode
      • Four Master/Slave Multichannel Serial Port Interface (McSPI) Ports
      • High-Speed/Full-Speed/Low-Speed USB OTG Subsystem (12-/8-Pin ULPI Interface)
      • High-Speed/Full-Speed/Low-Speed Multiport USB Host Subsystem
        • 12-/8-Pin ULPI Interface or 6-/4-/3-Pin Serial Interface
        • Supports Transceiverless Link Logic (TLL)
      • One HDQ/1-Wire Interface
      • Three UARTs (One with Infrared Data Association [IrDA] and Consumer Infrared [CIR] Modes)
      • Three Master/Slave High-Speed Inter-Integrated Circuit (I2C) Controllers
    • Removable Media Interfaces:
      • Three Multimedia Card (MMC)/ Secure Digital (SD) With Secure Data I/O (SDIO)
    • Comprehensive Power, Reset, and Clock Management
      • SmartReflex? Technology
      • Dynamic Voltage and Frequency Scaling (DVFS)
    • Test Interfaces
      • IEEE-1149.1 (JTAG) Boundary-Scan Compatible
      • Embedded Trace Macro Interface (ETM)
      • Serial Data Transport Interface (SDTI)
    • 12 32-bit General Purpose Timers
    • 2 32-bit Watchdog Timers
    • 1 32-bit 32-kHz Sync Timer
    • Up to 188 General-Purpose I/O (GPIO) Pins (Multiplexed With Other Device Functions)
    • 6 5-nm CMOS Technology
    • Package-On-Package (POP) Implementation for Memory Stacking (Not Available in CUS Package)
    • Discrete Memory Interface (Not Available in CBC Package)
    • Packages:
      • 515-pin s-PBGA package (CBB Suffix), .5mm Ball Pitch (Top), .4mm Ball Pitch (Bottom)
      • 515-pin s-PBGA package (CBC Suffix), .65mm Ball Pitch (Top), .5mm Ball Pitch (Bottom)
      • 423-pin s-PBGA package (CUS Suffix), .65mm Ball Pitch
    • 1.8-V I/O and 3.0-V (MMC1 only),
      0.985-V to 1.35-V Adaptive Processor Core Voltage
      0.985-V to 1.25-V Adaptive Core Logic Voltage
      Note: thee are default Operating Performance Point (OPP) voltages and
      could be optimized to lower values using SmartReflex? AVS.
    • Applications:
      • Portable Navigation Devices
      • Portable Media Player
      • Advanced Portable Consumer Electronics
      • Digital TV
      • Digital Video Camera
      • Portable Data Collection
      • Point-of-Sale Devices
      • Gaming
      • Web Tablet
      • Smart White Goods
      • Smart Home Controllers
      • Ultra Mobile Devices

POWERVR SGX is a trademark of Imagination Technologies Ltd.
OMAP is a trademark of Texas Instruments.
All other trademarks are the property of their respective owners.

參數 與其它產品相比?媒體處理器

?
Applications
Operating Systems
Arm MHz (Max.)
DSP
DSP MHz
Video Port (Configurable)
USB
DRAM
SPI
I2C
UART (SCI)
On-Chip L2 Cache/RAM
Operating Temperature Range (C)
Rating
OMAP3525-HIREL OMAP3503-HIREL OMAP3530-HIREL
Audio
Communications and Telecom
Consumer Electronics
Energy
Industrial
Medical
Security
Space
Avionics and Defense
Video and Imaging ? ?
Automotive
Communications Equipment
Enterprise Systems
Industrial
Personal Electronics ? ?
Audio
Communications and Telecom
Consumer Electronics
Energy
Industrial
Medical
Security
Space
Avionics and Defense
Video and Imaging ? ?
Linux
Windows Embedded CE ? ?
Neutrino
Integrity
Tornado
Windows Embedded CE
Linux
VxWorks ? ?
Linux
Windows Embedded CE ? ?
600 ? ? 720 ? ? 600 ? ?
1 C64x ? ? ? 1 C64x ? ?
520 ? ? ? 520 ? ?
1 Dedicated Output
1 Dedicated Input ? ?
1 Input
1 Output
1 Dedicated Input ? ?
1 Dedicated Output
1 Dedicated Input ? ?
2 ? ? 2 ? ? 2 ? ?
LPDDR ? ? LPDDR ? ? LPDDR ? ?
4 ? ? 4 ? ? 4 ? ?
3 ? ? 3 ? ? 3 ? ?
3 ? ? 3 ? ? 3 ? ?
256 KB (ARM Cortex-A8)
96 KB (DSP) ? ?
256 KB (ARM Cortex-A8) ? ? 256 KB (ARM Cortex-A8)
96 KB (DSP) ? ?
-40 to 105
-40 to 90 ? ?
0 to 90 ? ? -40 to 105
0 to 90 ? ?
Catalog ? ? Catalog ? ? Catalog ? ?

技術文檔

數據手冊(1)
元器件購買 OMAP3525-HIREL 相關庫存