資料介紹
Interface Circuits for TIA/EIA-644 (LVDS)
ABSTRACT
This design note provides information concerning the designing of TIA/EIA-644 interface
circuits. The TIA/EIA-644 standard is discussed including electrical characteristics,
interconnections, line termination, and noise immunity. Finally, eye patterns are used to
measure the effects of signal distortion, noise, signal attenuation, and the resultant
intersymbol interference (ISI) in a data transmission system.
General Information
TIA/EIA-644, otherwise known as LVDS, is a signaling method used for
high-speed, low-power transmission of binary data over copper. This signaling
technique uses lower output-voltage levels than the 5-V differential standards
(such as TIA/EIA-422) to reduce power consumption, increase switching speed,
and allow operation with a 3.3-V supply rail. The LVDS current-mode drivers
create a differential voltage (247 mV to 454 mV) across a 100-Ω load. The LVDS
receivers detect signals as low as ±100 mV with as much as ±1-V ground noise.
TI offers LVDS receivers capable of recovering data over a common mode range
from –4 V to 5 V, which allows up to 3 V of ground noise. These receivers are
designated SN65LVDS33 and SN65LVDS34. The standard specifies a
theoretical maximum of 1.923 Gbit/s.
The intended application of this signaling technique is for baseband data
transmission over controlled impedance media of approximately 100 Ω, where
the transmission media may be printed-circuit board (PCB) traces, backplanes,
or cables. The ultimate rate and distance of data transfer is dependent upon the
attenuation characteristics of the media and the noise coupling from the
environment.
Figure 1 shows a typical connection with LVDS drivers and receivers. The data
inputs to the quad driver are received at the interface of the PCB traces from the
host controller. The data inputs consist of up to n+1 bits of information and a
transmit (Tx) clock. The data and clock signals are then transmitted differentially
to the interface of the quad driver outputs, to the interconnecting traces, and to
the host PCB connector. The signals then propagate from the interface of the host
PCB connector to the cable connector to the balanced interconnecting media. At
the plug on the other end of the cable, the signals pass through the cable plug,
the target connector interface, and then to the target PCB traces. The LVDS
signal path ends at the interface of the target PCB traces and the termination
circuit. An additional interface is located at the points where the PCB traces to the
quad receiver inputs are connected. The outputs of the receiver interface to the
target PCB traces and then on to the receiving controller.
ABSTRACT
This design note provides information concerning the designing of TIA/EIA-644 interface
circuits. The TIA/EIA-644 standard is discussed including electrical characteristics,
interconnections, line termination, and noise immunity. Finally, eye patterns are used to
measure the effects of signal distortion, noise, signal attenuation, and the resultant
intersymbol interference (ISI) in a data transmission system.
General Information
TIA/EIA-644, otherwise known as LVDS, is a signaling method used for
high-speed, low-power transmission of binary data over copper. This signaling
technique uses lower output-voltage levels than the 5-V differential standards
(such as TIA/EIA-422) to reduce power consumption, increase switching speed,
and allow operation with a 3.3-V supply rail. The LVDS current-mode drivers
create a differential voltage (247 mV to 454 mV) across a 100-Ω load. The LVDS
receivers detect signals as low as ±100 mV with as much as ±1-V ground noise.
TI offers LVDS receivers capable of recovering data over a common mode range
from –4 V to 5 V, which allows up to 3 V of ground noise. These receivers are
designated SN65LVDS33 and SN65LVDS34. The standard specifies a
theoretical maximum of 1.923 Gbit/s.
The intended application of this signaling technique is for baseband data
transmission over controlled impedance media of approximately 100 Ω, where
the transmission media may be printed-circuit board (PCB) traces, backplanes,
or cables. The ultimate rate and distance of data transfer is dependent upon the
attenuation characteristics of the media and the noise coupling from the
environment.
Figure 1 shows a typical connection with LVDS drivers and receivers. The data
inputs to the quad driver are received at the interface of the PCB traces from the
host controller. The data inputs consist of up to n+1 bits of information and a
transmit (Tx) clock. The data and clock signals are then transmitted differentially
to the interface of the quad driver outputs, to the interconnecting traces, and to
the host PCB connector. The signals then propagate from the interface of the host
PCB connector to the cable connector to the balanced interconnecting media. At
the plug on the other end of the cable, the signals pass through the cable plug,
the target connector interface, and then to the target PCB traces. The LVDS
signal path ends at the interface of the target PCB traces and the termination
circuit. An additional interface is located at the points where the PCB traces to the
quad receiver inputs are connected. The outputs of the receiver interface to the
target PCB traces and then on to the receiving controller.
下載該資料的人也在下載
下載該資料的人還在閱讀
更多 >
- SpaceWire總線節(jié)點(diǎn)控制器IP核用戶手冊(cè)
- SN65LVDM050-Q1,SN65LVDM051-Q1,
- SN65LVDM176,pdf(High-Speed Dif
- SN65LVDM320,pdf(High-Speed Dif
- SN65LVDS116,pdf(16-Port LVDS R
- SN65LVDS104,SN65LVDS105,pdf(4-
- EIA/TIA 568國(guó)際綜合布線標(biāo)準(zhǔn)
- tia/eia-485
- ANSI/TIA/EIA-942標(biāo)準(zhǔn)
- tia/eia-606標(biāo)準(zhǔn)
- eia/tia-449標(biāo)準(zhǔn)
- eia/tia-607標(biāo)準(zhǔn)
- eia/tia-569標(biāo)準(zhǔn)
- eia/tia 568標(biāo)準(zhǔn)
- eia/tia-232標(biāo)準(zhǔn)
- 【GD32F303紅楓派開(kāi)發(fā)板使用手冊(cè)】第十八講 USART-485通信實(shí)驗(yàn) 357次閱讀
- RS485電路為什么要加終端電阻?設(shè)備端終端匹配電阻的作用? 5260次閱讀
- 如何使用IBIS模型進(jìn)行分析 4380次閱讀
- 串行通信協(xié)議和我們的RS-485的完整指南 1381次閱讀
- 如何有效地設(shè)計(jì)和優(yōu)化激光雷達(dá)系統(tǒng)的TIA接口 2304次閱讀
- TIA Portal V18包安裝的流程和注意事項(xiàng) 1.6w次閱讀
- 如何去調(diào)試TIA門(mén)戶FESTO模塊呢 976次閱讀
- 在TIA Portal中調(diào)整KUKA標(biāo)準(zhǔn)IO的數(shù)量 1913次閱讀
- 常用PLC的基本接口 9029次閱讀
- PCBA清洗工序的標(biāo)準(zhǔn)及檢驗(yàn)方法 6106次閱讀
- 英創(chuàng)信息技術(shù)網(wǎng)絡(luò)雙絞線之直通線和交叉線制作的線序排列介紹 5085次閱讀
- 英創(chuàng)信息技術(shù)RS485總線的特征簡(jiǎn)介與實(shí)際應(yīng)用 2010次閱讀
- 基于可以實(shí)現(xiàn)多點(diǎn)接口的LVDS驅(qū)動(dòng)器介紹 2801次閱讀
- 關(guān)于高速接口技術(shù)簡(jiǎn)析 9551次閱讀
- 詳解RS-232C接口標(biāo)準(zhǔn) 5813次閱讀
下載排行
本周
- 1PC1013三合一快充數(shù)據(jù)線充電芯片介紹
- 1.03 MB | 5次下載 | 免費(fèi)
- 2基于c51的時(shí)鐘設(shè)計(jì)
- 0.56 MB | 3次下載 | 免費(fèi)
- 3智能門(mén)鎖原理圖
- 0.39 MB | 3次下載 | 免費(fèi)
- 4CC256x TI藍(lán)牙協(xié)議棧基礎(chǔ)HFGAGDemo應(yīng)用
- 1006.09KB | 2次下載 | 免費(fèi)
- 5通過(guò)C51單片機(jī)控制數(shù)碼管顯示
- 0.56 MB | 2次下載 | 免費(fèi)
- 62024PMIC市場(chǎng)洞察
- 2.23 MB | 2次下載 | 免費(fèi)
- 7ADS8332EVMV2-PDK評(píng)估模塊
- 1.98MB | 1次下載 | 免費(fèi)
- 8ADI高性能電源管理解決方案
- 2.43 MB | 1次下載 | 免費(fèi)
本月
- 1XL4015+LM358恒壓恒流電路圖
- 0.38 MB | 146次下載 | 1 積分
- 2新概念模擬電路第四冊(cè)信號(hào)處理電路電子書(shū)免費(fèi)下載
- 10.69 MB | 65次下載 | 免費(fèi)
- 3PCB布線和布局電路設(shè)計(jì)規(guī)則
- 0.40 MB | 23次下載 | 免費(fèi)
- 4GB/T4706.1-2024 家用和類似用途電器的安全第1部分:通用要求
- 7.43 MB | 11次下載 | 1 積分
- 5JESD79-5C_v1.30-2024 內(nèi)存技術(shù)規(guī)范
- 2.71 MB | 10次下載 | 免費(fèi)
- 6elmo直線電機(jī)驅(qū)動(dòng)調(diào)試細(xì)則
- 4.76 MB | 9次下載 | 6 積分
- 7串口工具UartAssist5.0.exe
- 0.60 MB | 8次下載 | 免費(fèi)
- 8使用CR6850C設(shè)計(jì)并制作12V5A開(kāi)關(guān)電源
- 1.53 MB | 6次下載 | 2 積分
總榜
- 1matlab軟件下載入口
- 未知 | 935115次下載 | 10 積分
- 2開(kāi)源硬件-PMP21529.1-4 開(kāi)關(guān)降壓/升壓雙向直流/直流轉(zhuǎn)換器 PCB layout 設(shè)計(jì)
- 1.48MB | 420061次下載 | 10 積分
- 3Altium DXP2002下載入口
- 未知 | 233084次下載 | 10 積分
- 4電路仿真軟件multisim 10.0免費(fèi)下載
- 340992 | 191367次下載 | 10 積分
- 5十天學(xué)會(huì)AVR單片機(jī)與C語(yǔ)言視頻教程 下載
- 158M | 183330次下載 | 10 積分
- 6labview8.5下載
- 未知 | 81581次下載 | 10 積分
- 7Keil工具M(jìn)DK-Arm免費(fèi)下載
- 0.02 MB | 73806次下載 | 10 積分
- 8LabVIEW 8.6下載
- 未知 | 65985次下載 | 10 積分
評(píng)論
查看更多