資料介紹
Parasitic-Aware Optimization of CMOS RF Circuits:In the near future, people’s daily activities will be dominated with
portable wireless devices. To make compact and energy efficient mobile
communicating equipment such as mobile phones, wireless modems, twoway
radios, etc., integrated circuit technology (IC) is necessary because it
not only reduces the size, weight, and power consumption of such devices, it
enables manufacturers to include greater functionality at lower costs. Figure
1-1 shows a general system-on-chip (SOC) solution that comprises digital,
analog, micro-electro-mechanical systems (MEMS), and radio frequency
(RF) circuit blocks. By implementing a sensor in conjunction with an RF
front end, the SOC can receive or transmit data from external sources. The
digital circuitry on the chip consists of CPU, DSP, and memory blocks, and
is used for data processing. Analog-to-digital converters (ADC) and digitalto-
analog converters (DAC) enable the communication of information
between the digital and analog circuits.
It was not long ago that all RF circuits were implemented using gallium
arsenide (GaAs) or bipolar junction transistor (BJT) technologies. CMOS
technology was not viable due to its low values of breakdown voltage,
small-signal transconductance, and unity current gain frequency
Moreover, the lossy silicon substrates contributed a plethora of parasitic
elements to the monolithic passive components that made CMOS inferior to
its bipolar and GaAs counterparts.
However, because CMOS has dominated the world of digital ICs for
more than a quarter century and has achieved a very high level of integration, it has become an extremely compelling and cost effective option for use in
SOC design [1],[2]. It has been shown that mixed-signal functions such as
ADCs are effectively designed in CMOS [3],[4]. But despite a large number
of books and other publications [5]-[7], critical RF circuitry such as lownoise
amplifiers (LNA), up- and down-conversion mixers, voltagecontrolled
oscillators (VCO), power amplifiers (PA), and wide-band
amplifiers still pose difficult challenges to circuit designers. Alternative
solutions such as multi-chip modules and System-in-Package (SIP) solutions
along with the use of the traditional GaAs technology are difficult to
implement or expensive. Thus, in order to exploit CMOS as the technology
solution for high-volume SOC design and manufacture, the inferior nature of
the technology, especially with respect to parasitic elements, needs to be
overcome. Our experience over the past several years has shown that one
way to achieve high performance designs with robust manufacturing
characteristics vis-a-vis process, temperature, and voltage variations is to
perform global optimization of CMOS RF integrated circuits by including
all device and package parasitics as part of the design process.
- CubeSuite+ Partner OS Aware Debugging Plug-in 用戶手冊(cè) Rev.1.00
- CubeSuite+ Partner OS Aware Debugging Plug-in 用戶手冊(cè) Rev.1.00
- 第6章:數(shù)字輸入/輸出模塊(I/O) 19次下載
- 基于AN_Clock_Optimization模擬到數(shù)字轉(zhuǎn)換的參考設(shè)計(jì)
- UNI/O總線規(guī)范 15次下載
- Android O當(dāng)中的藍(lán)牙那些事資料下載
- Optimization of Extraction Technology and Property Analysis of CORTEX 5次下載
- TI-C66x-Optimization-startup-gui 7次下載
- Optimization_優(yōu)化遺傳算法 0次下載
- Low-Sensitivity, Highpass_Filter_Design_with_Parasitic_Compensation 17次下載
- Agilent Optimization of Wirele
- Parasitic Components
- WCDMA Deployment Handbook:Plan
- Synthesis And Optimization Of
- Practical Optimization(Algorit 0次下載
- PLC的I/O點(diǎn)數(shù)是什么意思 1581次閱讀
- O型圈密封原理 O型圈密封壓縮變形率選擇 1513次閱讀
- 物理約束實(shí)踐:I/O約束 877次閱讀
- 51單片機(jī)雙向I/O口與準(zhǔn)雙向I/O口解析 5798次閱讀
- 西門子PLC中訪問(wèn)F-I/O DB的變量 674次閱讀
- XDC約束技巧之I/O篇(上) 1071次閱讀
- 什么是I/O? 1w次閱讀
- I/O單元的結(jié)構(gòu)說(shuō)明 簡(jiǎn)單介紹幾種數(shù)字I/O單元 1.2w次閱讀
- I/O虛擬化及Virtio接口介紹 3632次閱讀
- 單片機(jī)的I/O接口電路的擴(kuò)展 9366次閱讀
- Geinus I/O總線的特性、網(wǎng)絡(luò)實(shí)現(xiàn)及應(yīng)用分析 2004次閱讀
- 一種利用強(qiáng)化學(xué)習(xí)來(lái)設(shè)計(jì)mobile CNN模型的自動(dòng)神經(jīng)結(jié)構(gòu)搜索方法 3747次閱讀
- 從I/O的阻塞與非阻塞、I/O處理的單線程與多線程角度探討服務(wù)器模型 6848次閱讀
- 輸入輸出設(shè)備I/O設(shè)備總結(jié) 3465次閱讀
- LabVIEW的RIO與I/O對(duì)比 5418次閱讀
下載排行
本周
- 1電子電路原理第七版PDF電子教材免費(fèi)下載
- 0.00 MB | 1490次下載 | 免費(fèi)
- 2單片機(jī)典型實(shí)例介紹
- 18.19 MB | 92次下載 | 1 積分
- 3S7-200PLC編程實(shí)例詳細(xì)資料
- 1.17 MB | 27次下載 | 1 積分
- 4筆記本電腦主板的元件識(shí)別和講解說(shuō)明
- 4.28 MB | 18次下載 | 4 積分
- 5開關(guān)電源原理及各功能電路詳解
- 0.38 MB | 10次下載 | 免費(fèi)
- 6基于AT89C2051/4051單片機(jī)編程器的實(shí)驗(yàn)
- 0.11 MB | 4次下載 | 免費(fèi)
- 7藍(lán)牙設(shè)備在嵌入式領(lǐng)域的廣泛應(yīng)用
- 0.63 MB | 3次下載 | 免費(fèi)
- 89天練會(huì)電子電路識(shí)圖
- 5.91 MB | 3次下載 | 免費(fèi)
本月
- 1OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費(fèi)
- 2PADS 9.0 2009最新版 -下載
- 0.00 MB | 66304次下載 | 免費(fèi)
- 3protel99下載protel99軟件下載(中文版)
- 0.00 MB | 51209次下載 | 免費(fèi)
- 4LabView 8.0 專業(yè)版下載 (3CD完整版)
- 0.00 MB | 51043次下載 | 免費(fèi)
- 5555集成電路應(yīng)用800例(新編版)
- 0.00 MB | 33562次下載 | 免費(fèi)
- 6接口電路圖大全
- 未知 | 30320次下載 | 免費(fèi)
- 7Multisim 10下載Multisim 10 中文版
- 0.00 MB | 28588次下載 | 免費(fèi)
- 8開關(guān)電源設(shè)計(jì)實(shí)例指南
- 未知 | 21539次下載 | 免費(fèi)
總榜
- 1matlab軟件下載入口
- 未知 | 935053次下載 | 免費(fèi)
- 2protel99se軟件下載(可英文版轉(zhuǎn)中文版)
- 78.1 MB | 537791次下載 | 免費(fèi)
- 3MATLAB 7.1 下載 (含軟件介紹)
- 未知 | 420026次下載 | 免費(fèi)
- 4OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費(fèi)
- 5Altium DXP2002下載入口
- 未知 | 233045次下載 | 免費(fèi)
- 6電路仿真軟件multisim 10.0免費(fèi)下載
- 340992 | 191183次下載 | 免費(fèi)
- 7十天學(xué)會(huì)AVR單片機(jī)與C語(yǔ)言視頻教程 下載
- 158M | 183277次下載 | 免費(fèi)
- 8proe5.0野火版下載(中文版免費(fèi)下載)
- 未知 | 138039次下載 | 免費(fèi)
評(píng)論
查看更多