資料介紹
SN65LV1023A
This document is an errata to the SN65LV1023A data sheet (Literature No. SLLS570)。 Purpose This document describes the SYNC pattern behavior of the SN65LV1023A. A logic error was found and the detail is discussed here. Sync Pattern Generation The sync pattern generation is designed to work as the following: After SYNC1 or SYNC2 is held high for at least 6T(T = 1 refclk cycle), the SYNC pattern is generated on the serial line for 1026T. During this 1026?cycle SYNC pattern transmission, it is not required that SYNC1 or SYNC2 be held high. Now there are two different cases in general where user might use this SYNC pattern generation: Case#1) SYNC1 or SYNC2 is held high once at least 6T but no more than 1026T: In this case, the sync pattern generation should generate 1026T of SYNC pattern only once and the data that follow the SYNC pattern on the serial line should reflect the parallel inputs. In this scenario the sync pattern generation is working as it is designed. Case#2) SYNC1 or SYNC2 is held high continuously more than at least 1038T (6T to invoke the first series of SYNC pattern, and 1026T which is the duration of the first series of SYNC pattern, and 6T to invoke the second series of SYNC pattern): If the sync pattern generator were to operate as it is intended, a user should be able to observe the continuous SYNC pattern on the serial line. For example, if the SYNC1 or SYNC2 is held high for 1039T, a user will see the SYNC pattern being generated continuously for 2052T (=1026T+1026T)。 However, as shown in Figure 1 the device behaves in a way that if the SYNC1 or SYNC2 is held high more than 1038T, it sends out 1028T of SYNC pattern plus 4T of data (which reflect the data that is present on the parallel input at that time) and another 1026T of SYNC pattern. Figure 1 basically shows what would happen to the data on the serial line if the SYNC1 or SYNC2 is held for an extended period of time.
- SN65LV1023A-EP SN65LV1224B-EP LVDS串行器/解串器數據表
- 10 MHz至66 MHz,10:1 LVDS串行器/去串行器SN65LV1023A數據表
- 4位同步二進制計數器SN54LV161A SN74LV161A 數據表
- 4位同步二進制計數器SN54LV163A SN74LV163A數據表
- DC1023A-模式
- SN65LV1023A,SN65LV1224B,pdf(10-MHz to 66-MHz, 10:1-LVDS Seri
- SN65LVDS100,SN65LVDT100,SN65LV
- SN65LVDS348,SN65LVDT348,SN65LV
- SN65LVDS179,SN65LVDS180,SN65LV
- SN54LV27A,SN74LV27A,pdf(TRIPLE
- SN54LV132A,SN74LV132A,pdf(Quad
- SN54LV10A,SN74LV10A,pdf(TRIPLE
- SN54LV21A,SN74LV21A,pdf(DUAL 4
- SN54LV175A, SN74LV175A,pdf(QUA
- SN54LV174A, SN74LV174A,pdf(HEX
- 永磁同步電機電磁噪聲的生成原理 315次閱讀
- 閉包在錯誤處理中的應用模式探索 299次閱讀
- 導致PLC信號干擾的錯誤操作 429次閱讀
- 圖解Spring Bean生成流程,非常詳盡 674次閱讀
- 最常見的PLC編程邏輯錯誤 1018次閱讀
- 為什么在Verilog HDL設計中一定要用同步而不能用異步時序邏輯? 1114次閱讀
- LV-A(T):支持部分掉電電子元件的邏輯器件 607次閱讀
- Rust代碼啟發之返回值異常錯誤處理 2003次閱讀
- 組合邏輯生成的時鐘有哪些危害 3992次閱讀
- 微雪電子SN65VHD230 CAN接口通信模塊簡介 3832次閱讀
- PADS Layout和Router之間的同步模式解析 1.1w次閱讀
- 在FPGA邏輯設計中編程語言最容易忽略的錯誤 1976次閱讀
- 德州儀器推出超小型封裝的LVDS串行/解串器 2781次閱讀
- 解析存儲跨中心雙活中,數據同步邏輯錯誤的解決方案 2855次閱讀
- 同步源和PLL源在功率分析儀中的作用 4396次閱讀
下載排行
本周
- 1TC358743XBG評估板參考手冊
- 1.36 MB | 330次下載 | 免費
- 2開關電源基礎知識
- 5.73 MB | 6次下載 | 免費
- 3100W短波放大電路圖
- 0.05 MB | 4次下載 | 3 積分
- 4嵌入式linux-聊天程序設計
- 0.60 MB | 3次下載 | 免費
- 5基于FPGA的光纖通信系統的設計與實現
- 0.61 MB | 2次下載 | 免費
- 651單片機窗簾控制器仿真程序
- 1.93 MB | 2次下載 | 免費
- 751單片機大棚環境控制器仿真程序
- 1.10 MB | 2次下載 | 免費
- 8基于51單片機的RGB調色燈程序仿真
- 0.86 MB | 2次下載 | 免費
本月
- 1OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234315次下載 | 免費
- 2555集成電路應用800例(新編版)
- 0.00 MB | 33564次下載 | 免費
- 3接口電路圖大全
- 未知 | 30323次下載 | 免費
- 4開關電源設計實例指南
- 未知 | 21549次下載 | 免費
- 5電氣工程師手冊免費下載(新編第二版pdf電子書)
- 0.00 MB | 15349次下載 | 免費
- 6數字電路基礎pdf(下載)
- 未知 | 13750次下載 | 免費
- 7電子制作實例集錦 下載
- 未知 | 8113次下載 | 免費
- 8《LED驅動電路設計》 溫德爾著
- 0.00 MB | 6653次下載 | 免費
總榜
- 1matlab軟件下載入口
- 未知 | 935054次下載 | 免費
- 2protel99se軟件下載(可英文版轉中文版)
- 78.1 MB | 537796次下載 | 免費
- 3MATLAB 7.1 下載 (含軟件介紹)
- 未知 | 420026次下載 | 免費
- 4OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234315次下載 | 免費
- 5Altium DXP2002下載入口
- 未知 | 233046次下載 | 免費
- 6電路仿真軟件multisim 10.0免費下載
- 340992 | 191185次下載 | 免費
- 7十天學會AVR單片機與C語言視頻教程 下載
- 158M | 183279次下載 | 免費
- 8proe5.0野火版下載(中文版免費下載)
- 未知 | 138040次下載 | 免費
評論
查看更多