資料介紹
Recently, a number of LDPC decoder architectures have
been proposed [3]- [8]. These architectures have implemented
the widely used Sum Product Algorithm with various approaches
to satisfy throughput and hardware requirements. The
need for large hardware resources is a significant problem
in the implementation of an LDPC decoder. Mostly, serial
architectures that require lesser hardware than parallel implementations
are used. In [4] and [5] a memory efficient turbo
decoding algorithm for LDPC codes is proposed. In [11] the
issues relating to the implementation of a min-sum LDPC decoder
is explored. In [2] an offset min-sum algorithm offering
tradeoff between performance and complexity is explored to
save extrinsic message memory. In [1] an approximate min
constraint for check node update is proposed. The approximation
is exploited by the decoder to reduce hardware for check
node computation units without any noticeable degradation
in bit error rate performance. We observe that the bulk of
hardware requirement for the serial LDPC decoder lies in
the memory used for storing the extrinsic values(check to
bit or bit to check) and hence attempt to reduce it. The
proposed modification to the SPA explained in section III
is identical to the one proposed in [1] but we implement
the approximation in log-tanh domain to facilitate our serial
decoder architecture. The proposed decoder stores only few
bit to check messages which is very efficient when compared
to architectures proposed in [6], [7] which store all the bit
to check messages and also check to bit messages. When
compared to the serial decoder [2] our design stores
lesser number of extrinsic values and requires lesser memory
to store intermediate partial sums. The proposed decoder is
explained in section IV.
been proposed [3]- [8]. These architectures have implemented
the widely used Sum Product Algorithm with various approaches
to satisfy throughput and hardware requirements. The
need for large hardware resources is a significant problem
in the implementation of an LDPC decoder. Mostly, serial
architectures that require lesser hardware than parallel implementations
are used. In [4] and [5] a memory efficient turbo
decoding algorithm for LDPC codes is proposed. In [11] the
issues relating to the implementation of a min-sum LDPC decoder
is explored. In [2] an offset min-sum algorithm offering
tradeoff between performance and complexity is explored to
save extrinsic message memory. In [1] an approximate min
constraint for check node update is proposed. The approximation
is exploited by the decoder to reduce hardware for check
node computation units without any noticeable degradation
in bit error rate performance. We observe that the bulk of
hardware requirement for the serial LDPC decoder lies in
the memory used for storing the extrinsic values(check to
bit or bit to check) and hence attempt to reduce it. The
proposed modification to the SPA explained in section III
is identical to the one proposed in [1] but we implement
the approximation in log-tanh domain to facilitate our serial
decoder architecture. The proposed decoder stores only few
bit to check messages which is very efficient when compared
to architectures proposed in [6], [7] which store all the bit
to check messages and also check to bit messages. When
compared to the serial decoder [2] our design stores
lesser number of extrinsic values and requires lesser memory
to store intermediate partial sums. The proposed decoder is
explained in section IV.
下載該資料的人也在下載
下載該資料的人還在閱讀
更多 >
- Efficient packet classification using TCAM
- AD7380/AD7381: What are the pros and cons of a Serial 2 wire mode and serial 1 wire mode?
- XAPP098 - Spartan FPGA低成本、高效率串行配置 26次下載
- Verilog Coding Style for Efficient Digital Design 0次下載
- DS203 Serial Device server
- MX25L1025C 1M-bit CMOS serial
- DS1306,pdf datasheet (Serial A
- 關于LDPC碼的經典論文 0次下載
- Parallel Scalable LDPC Archite 0次下載
- LDPC原理與應用 0次下載
- 最新LDPC譯碼器結構論文合集 0次下載
- 可擴展的構架的LDPC譯碼 0次下載
- 內存高效串行LDPC碼譯碼器架構 0次下載
- A Memory Efficient Partially P 0次下載
- 25AA010A/25LC010A pdf datashee
- LayerNorm/RMSNorm的重計算實現 2722次閱讀
- 大模型學習筆記 397次閱讀
- Xilinx FPGA IP之Block Memory Generator AXI接口說明 1401次閱讀
- Xilinx FPGA IP之Block Memory Generator功能概述 1947次閱讀
- nrf_serial庫的使用技巧 517次閱讀
- Modelsim的仿真之路(Memory小技能) 1161次閱讀
- LDPC碼硬件仿真平臺的實現及在UWB通信中的應用 2085次閱讀
- 通過利用FPGA器件和EP1s25F672I7芯片實現LDPC碼編碼器的設計 1603次閱讀
- dfrobotUSB Serial Light Adapter下載器簡介 1241次閱讀
- dfrobotUSB to Serial 轉串口介紹 2456次閱讀
- 為什么LDPC碼不適合工業存儲 1929次閱讀
- 基于多元LDPC碼迭代編碼算法的混合校驗矩陣構造算法 4633次閱讀
- MATLAB調用C程序、調試和LDPC譯碼過程詳解 4119次閱讀
- 基于二分圖構造LDPC碼的校驗矩陣算法及性能分析 4929次閱讀
- 基于FPGA 的LDPC 碼編譯碼器聯合設計 4234次閱讀
下載排行
本周
- 1電子電路原理第七版PDF電子教材免費下載
- 0.00 MB | 1490次下載 | 免費
- 2單片機典型實例介紹
- 18.19 MB | 92次下載 | 1 積分
- 3S7-200PLC編程實例詳細資料
- 1.17 MB | 27次下載 | 1 積分
- 4筆記本電腦主板的元件識別和講解說明
- 4.28 MB | 18次下載 | 4 積分
- 5開關電源原理及各功能電路詳解
- 0.38 MB | 10次下載 | 免費
- 6基于AT89C2051/4051單片機編程器的實驗
- 0.11 MB | 4次下載 | 免費
- 7藍牙設備在嵌入式領域的廣泛應用
- 0.63 MB | 3次下載 | 免費
- 89天練會電子電路識圖
- 5.91 MB | 3次下載 | 免費
本月
- 1OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費
- 2PADS 9.0 2009最新版 -下載
- 0.00 MB | 66304次下載 | 免費
- 3protel99下載protel99軟件下載(中文版)
- 0.00 MB | 51209次下載 | 免費
- 4LabView 8.0 專業版下載 (3CD完整版)
- 0.00 MB | 51043次下載 | 免費
- 5555集成電路應用800例(新編版)
- 0.00 MB | 33562次下載 | 免費
- 6接口電路圖大全
- 未知 | 30320次下載 | 免費
- 7Multisim 10下載Multisim 10 中文版
- 0.00 MB | 28588次下載 | 免費
- 8開關電源設計實例指南
- 未知 | 21539次下載 | 免費
總榜
- 1matlab軟件下載入口
- 未知 | 935053次下載 | 免費
- 2protel99se軟件下載(可英文版轉中文版)
- 78.1 MB | 537791次下載 | 免費
- 3MATLAB 7.1 下載 (含軟件介紹)
- 未知 | 420026次下載 | 免費
- 4OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費
- 5Altium DXP2002下載入口
- 未知 | 233045次下載 | 免費
- 6電路仿真軟件multisim 10.0免費下載
- 340992 | 191183次下載 | 免費
- 7十天學會AVR單片機與C語言視頻教程 下載
- 158M | 183277次下載 | 免費
- 8proe5.0野火版下載(中文版免費下載)
- 未知 | 138039次下載 | 免費
評論
查看更多