資料介紹
Turbo codes [1] and LDPC codes [2] are the two best
known codes that are capable of achieving low bit error rates
(BER) at code rates approaching Shannon's capacity limit.
However, in order to achieve desired power and throughputs
for current applications (e.g., > 1Mbps in 3G wireless sys-
tems, > 1Gbps in magnetic recording systems), fully parallel
and pipelined iterative decoder architectures are needed.
Compared to turbo codes, LDPC codes enjoy a signiˉcant
advantage in terms of computational complexity and are
known to have a large amount of inherent parallelism [3].
However, the randomness of LDPC codes results in stringent
memory requirements that amount to an order of magnitude
increase in complexity compared to those for turbo codes.
A direct approach to implementing a parallel decoder ar-
chitecture would be to allocate, for each node or cluster of
nodes in the graph deˉning the LDPC code, a function unit
for computing the reliability messages, and employ an in-
terconnection network to route messages between function
nodes (see Fig.1). A major problem with this approach is
that the interconnection networks require complex wiring
to perform global routing of messages and hence must be
deeply pipelined (e.g., bidirectional multilayered networks
in [4] and 4096-input multiplexers per function unit in [5]).
Moreover, the randomness in the pattern of communicating
messages leads to routing and congestion problems on the
networks which require extensive bu?ering to resolve.
known codes that are capable of achieving low bit error rates
(BER) at code rates approaching Shannon's capacity limit.
However, in order to achieve desired power and throughputs
for current applications (e.g., > 1Mbps in 3G wireless sys-
tems, > 1Gbps in magnetic recording systems), fully parallel
and pipelined iterative decoder architectures are needed.
Compared to turbo codes, LDPC codes enjoy a signiˉcant
advantage in terms of computational complexity and are
known to have a large amount of inherent parallelism [3].
However, the randomness of LDPC codes results in stringent
memory requirements that amount to an order of magnitude
increase in complexity compared to those for turbo codes.
A direct approach to implementing a parallel decoder ar-
chitecture would be to allocate, for each node or cluster of
nodes in the graph deˉning the LDPC code, a function unit
for computing the reliability messages, and employ an in-
terconnection network to route messages between function
nodes (see Fig.1). A major problem with this approach is
that the interconnection networks require complex wiring
to perform global routing of messages and hence must be
deeply pipelined (e.g., bidirectional multilayered networks
in [4] and 4096-input multiplexers per function unit in [5]).
Moreover, the randomness in the pattern of communicating
messages leads to routing and congestion problems on the
networks which require extensive bu?ering to resolve.
下載該資料的人也在下載
下載該資料的人還在閱讀
更多 >
- FM330x Serial Low‐Power Smart Me 1次下載
- GIF Decoder 2次下載
- THS6072,pdf(Low-Power ADSL Dif
- An Ultra Low-power Programmabl
- Low Power DSP s for Wireless c
- Approaches to Low-Power Implem
- Energy Effi cient, Low Power O
- Low Power IC Design of the Wir
- ENCODER/DECODER 4 種不同狀態(tài)
- LOW POWER低功率電感器
- A 2.4-GHz Low Power ASK Transm
- Low-Power Digital Vlsi Design An Overview 0次下載
- 關(guān)于LDPC碼的經(jīng)典論文 0次下載
- low_power解碼器的VLSI架構(gòu)LDPC碼 0次下載
- Low-Power Design Techniques an 0次下載
- 如何利用低功耗設(shè)計(jì)技術(shù)實(shí)現(xiàn)超大規(guī)模集成電路(VLSI)的電源完整性? 630次閱讀
- Synopsys推出一款低功耗靜態(tài)規(guī)則檢查工具—VCLP 1509次閱讀
- 芯片功耗的Power弱連接分析(1) 361次閱讀
- 簡單認(rèn)識(shí)POWER系列架構(gòu)處理器 1678次閱讀
- 低代碼(Low-Code)是什么?低代碼的特點(diǎn)有哪些? 2621次閱讀
- Power Divider和Power Splitter 1550次閱讀
- 數(shù)字IC版圖設(shè)計(jì)中Power Mesh打的太寬怎么辦 2054次閱讀
- PTPX功耗分析之Average Power Analysis 1.3w次閱讀
- RKNanoC嵌入式芯片參數(shù)介紹 2283次閱讀
- RKNanoD嵌入式芯片參數(shù)介紹 3587次閱讀
- 1000BASE-T|100m|RJ-45 SFP|FCLF8521P2BTL 2066次閱讀
- 為什么要有attention機(jī)制,Attention原理 1.6w次閱讀
- 基于Power的智能區(qū)塊鏈分散解決方案 931次閱讀
- power架構(gòu)為什么不普及 2.4w次閱讀
- Low Power概念介紹<SRPG Cell> 1.2w次閱讀
下載排行
本周
- 1電子電路原理第七版PDF電子教材免費(fèi)下載
- 0.00 MB | 1490次下載 | 免費(fèi)
- 2單片機(jī)典型實(shí)例介紹
- 18.19 MB | 92次下載 | 1 積分
- 3S7-200PLC編程實(shí)例詳細(xì)資料
- 1.17 MB | 27次下載 | 1 積分
- 4筆記本電腦主板的元件識(shí)別和講解說明
- 4.28 MB | 18次下載 | 4 積分
- 5開關(guān)電源原理及各功能電路詳解
- 0.38 MB | 10次下載 | 免費(fèi)
- 6基于AT89C2051/4051單片機(jī)編程器的實(shí)驗(yàn)
- 0.11 MB | 4次下載 | 免費(fèi)
- 7藍(lán)牙設(shè)備在嵌入式領(lǐng)域的廣泛應(yīng)用
- 0.63 MB | 3次下載 | 免費(fèi)
- 89天練會(huì)電子電路識(shí)圖
- 5.91 MB | 3次下載 | 免費(fèi)
本月
- 1OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費(fèi)
- 2PADS 9.0 2009最新版 -下載
- 0.00 MB | 66304次下載 | 免費(fèi)
- 3protel99下載protel99軟件下載(中文版)
- 0.00 MB | 51209次下載 | 免費(fèi)
- 4LabView 8.0 專業(yè)版下載 (3CD完整版)
- 0.00 MB | 51043次下載 | 免費(fèi)
- 5555集成電路應(yīng)用800例(新編版)
- 0.00 MB | 33562次下載 | 免費(fèi)
- 6接口電路圖大全
- 未知 | 30320次下載 | 免費(fèi)
- 7Multisim 10下載Multisim 10 中文版
- 0.00 MB | 28588次下載 | 免費(fèi)
- 8開關(guān)電源設(shè)計(jì)實(shí)例指南
- 未知 | 21539次下載 | 免費(fèi)
總榜
- 1matlab軟件下載入口
- 未知 | 935053次下載 | 免費(fèi)
- 2protel99se軟件下載(可英文版轉(zhuǎn)中文版)
- 78.1 MB | 537791次下載 | 免費(fèi)
- 3MATLAB 7.1 下載 (含軟件介紹)
- 未知 | 420026次下載 | 免費(fèi)
- 4OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費(fèi)
- 5Altium DXP2002下載入口
- 未知 | 233045次下載 | 免費(fèi)
- 6電路仿真軟件multisim 10.0免費(fèi)下載
- 340992 | 191183次下載 | 免費(fèi)
- 7十天學(xué)會(huì)AVR單片機(jī)與C語言視頻教程 下載
- 158M | 183277次下載 | 免費(fèi)
- 8proe5.0野火版下載(中文版免費(fèi)下載)
- 未知 | 138039次下載 | 免費(fèi)
評(píng)論
查看更多