資料介紹
The TLK2501 is a member of the transceiver family of multigigabit transceivers used in ultrahigh-speed
bidirectional point-to-point data transmission systems. The TLK2501 supports an effective serial interface
speed of 1.5 Gbps to 2.5 Gbps, providing up to 2 Gbps of data bandwidth. The TLK2501 is pin-for-pin compatible
with the TLK2500. The TLK2501 is both pin-for-pin compatible with and functionally identical to the TLK1501,
a 0.6 to 1.5 Gbps transceiver, and the TLK3101, a 2.5 to 3.125 Gbps transceiver, providing a wide range of
performance solutions with no required board layout changes.
The primary application of this chip is to provide very high-speed I/O data channels for point-to-point baseband
data transmission over controlled impedance media of approximately 50 Ω. The transmission media can be
printed-circuit board, copper cables, or fiber-optic cable. The maximum rate and distance of data transfer is
dependent upon the attenuation characteristics of the media and the noise coupling to the environment.
This device can also be used to replace parallel data transmission architectures by providing a reduction in the
number of traces, connector terminals, and transmit/receive terminals. Parallel data loaded into the transmitter
is delivered to the receiver over a serial channel, which can be a coaxial copper cable, a controlled impedance
backplane, or an optical link. It is then reconstructed into its original parallel format. It offers significant power
and cost savings over current solutions, as well as scalability for higher data rate in the future.
The TLK2501 performs data conversion parallel-to-serial and serial-to-parallel. The clock extraction functions
as a physical layer interface device. The serial transceiver interface operates at a maximum speed of 2.5 Gbps.
The transmitter latches 16-bit parallel data at a rate based on the supplied reference clock (GTX_CLK). The
16-bit parallel data is internally encoded into 20 bits using an 8-bit/10-bit (8B/10B) encoding format. The
resulting 20-bit word is then transmitted differentially at 20 times the reference clock (GTX_CLK) rate. The
receiver section performs the serial-to-parallel conversion on the input data, synchronizing the resulting 20-bit
wide parallel data to the extracted reference clock (RX_CLK). It then decodes the 20 bit wide data using
8-bit/10-bit decoding format resulting in 16 bits of parallel data at the receive data terminals (RXD0-15). The
outcome is an effective data payload of 1.20 Gbps to 2.0 Gbps (16 bits data x the GTX_CLK frequency).
The TLK2501 is housed in a high performance, thermally enhanced, 64-pin VQFP PowerPAD package. Use
of the PowerPAD package does not require any special considerations except to note that the PowerPAD, which
has an exposed die pad on the bottom of the device, is a metallic thermal and electrical conductor. It is
recommended that the TLK2501 PowerPAD is soldered to the thermal land on the board. All ac performance
specifications in this data sheet are measured with the PowerPAD soldered to the test board.
bidirectional point-to-point data transmission systems. The TLK2501 supports an effective serial interface
speed of 1.5 Gbps to 2.5 Gbps, providing up to 2 Gbps of data bandwidth. The TLK2501 is pin-for-pin compatible
with the TLK2500. The TLK2501 is both pin-for-pin compatible with and functionally identical to the TLK1501,
a 0.6 to 1.5 Gbps transceiver, and the TLK3101, a 2.5 to 3.125 Gbps transceiver, providing a wide range of
performance solutions with no required board layout changes.
The primary application of this chip is to provide very high-speed I/O data channels for point-to-point baseband
data transmission over controlled impedance media of approximately 50 Ω. The transmission media can be
printed-circuit board, copper cables, or fiber-optic cable. The maximum rate and distance of data transfer is
dependent upon the attenuation characteristics of the media and the noise coupling to the environment.
This device can also be used to replace parallel data transmission architectures by providing a reduction in the
number of traces, connector terminals, and transmit/receive terminals. Parallel data loaded into the transmitter
is delivered to the receiver over a serial channel, which can be a coaxial copper cable, a controlled impedance
backplane, or an optical link. It is then reconstructed into its original parallel format. It offers significant power
and cost savings over current solutions, as well as scalability for higher data rate in the future.
The TLK2501 performs data conversion parallel-to-serial and serial-to-parallel. The clock extraction functions
as a physical layer interface device. The serial transceiver interface operates at a maximum speed of 2.5 Gbps.
The transmitter latches 16-bit parallel data at a rate based on the supplied reference clock (GTX_CLK). The
16-bit parallel data is internally encoded into 20 bits using an 8-bit/10-bit (8B/10B) encoding format. The
resulting 20-bit word is then transmitted differentially at 20 times the reference clock (GTX_CLK) rate. The
receiver section performs the serial-to-parallel conversion on the input data, synchronizing the resulting 20-bit
wide parallel data to the extracted reference clock (RX_CLK). It then decodes the 20 bit wide data using
8-bit/10-bit decoding format resulting in 16 bits of parallel data at the receive data terminals (RXD0-15). The
outcome is an effective data payload of 1.20 Gbps to 2.0 Gbps (16 bits data x the GTX_CLK frequency).
The TLK2501 is housed in a high performance, thermally enhanced, 64-pin VQFP PowerPAD package. Use
of the PowerPAD package does not require any special considerations except to note that the PowerPAD, which
has an exposed die pad on the bottom of the device, is a metallic thermal and electrical conductor. It is
recommended that the TLK2501 PowerPAD is soldered to the thermal land on the board. All ac performance
specifications in this data sheet are measured with the PowerPAD soldered to the test board.
下載該資料的人也在下載
下載該資料的人還在閱讀
更多 >
- TLK1501 0.6至1.5 GBPS收發器數據表
- TLK2501 1.5至2.5 GBPS收發器數據表
- 1.25G突發時鐘數據恢復/ UltraScale中的2.5G PON應用設備總結
- LT3091演示電路-1.5A負LDO,限流1.6A(-1.5V至-36Vin,-2.5Vout@1.5A)
- LTC3405A-1.5項目-1.5 MHz、300 mA同步單片降壓穩壓器(2.5-5.5V至1.5V@300 mA)
- TLK4015,pdf(Quad 0.6 to 1.5 Gb
- TLK3101,pdf(2.5 to 3.125 Gbps
- TLK6002 pdf datasheet
- AIC1187,pdf,datasheet
- 2G/2.5G/3G以及向4G的演進中的網絡規劃與優化
- 改善2.5G和3G手機的發送效率
- tlk3134 pdf,tlk3134 datasheet
- TLK3134 pdf,TLK3134 datasheet
- TLK1501 pdf datasheet(1.5GBPS
- TLK2521 pdf datasheet(1.0-2.5G
- 100G交換芯片和2.5G交換芯片介紹 830次閱讀
- 2.5平方銅線能帶多少瓦 3823次閱讀
- 車載以太網:優勢、技術與應用實踐 1098次閱讀
- 國產1.5Gbps高速接口芯片概述 1491次閱讀
- MIPI2.5G DPHY TX demo移植指南 1647次閱讀
- MIPI2.5G DPHY TX demo移植教程 1679次閱讀
- 分享一個快速閱讀datasheet的方法 2311次閱讀
- OTM2517 2.5G SDH傳輸分析儀的性能特點及應用范圍 1928次閱讀
- 5G時代到來,各個國家的2G/3G也將開始“退休” 752次閱讀
- 10GBASE-T SFP+電口模塊特征及應用 3196次閱讀
- 一文匯總30年的移動通信輝煌史 2297次閱讀
- 基本運算放大器測量電路 1.9w次閱讀
- 帶觸覺反饋的PowerHap壓電執行器 5752次閱讀
- 3G手機的 DigRF 技術測試詳述 1044次閱讀
- Nancy Codec壓縮技術介紹 1164次閱讀
下載排行
本周
- 1TC358743XBG評估板參考手冊
- 1.36 MB | 330次下載 | 免費
- 2開關電源基礎知識
- 5.73 MB | 11次下載 | 免費
- 3嵌入式linux-聊天程序設計
- 0.60 MB | 3次下載 | 免費
- 4DIY動手組裝LED電子顯示屏
- 0.98 MB | 3次下載 | 免費
- 5基于FPGA的C8051F單片機開發板設計
- 0.70 MB | 2次下載 | 免費
- 651單片機窗簾控制器仿真程序
- 1.93 MB | 2次下載 | 免費
- 751單片機PM2.5檢測系統程序
- 0.83 MB | 2次下載 | 免費
- 8基于51單片機的RGB調色燈程序仿真
- 0.86 MB | 2次下載 | 免費
本月
- 1OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234315次下載 | 免費
- 2555集成電路應用800例(新編版)
- 0.00 MB | 33566次下載 | 免費
- 3接口電路圖大全
- 未知 | 30323次下載 | 免費
- 4開關電源設計實例指南
- 未知 | 21549次下載 | 免費
- 5電氣工程師手冊免費下載(新編第二版pdf電子書)
- 0.00 MB | 15349次下載 | 免費
- 6數字電路基礎pdf(下載)
- 未知 | 13750次下載 | 免費
- 7電子制作實例集錦 下載
- 未知 | 8113次下載 | 免費
- 8《LED驅動電路設計》 溫德爾著
- 0.00 MB | 6656次下載 | 免費
總榜
- 1matlab軟件下載入口
- 未知 | 935054次下載 | 免費
- 2protel99se軟件下載(可英文版轉中文版)
- 78.1 MB | 537798次下載 | 免費
- 3MATLAB 7.1 下載 (含軟件介紹)
- 未知 | 420027次下載 | 免費
- 4OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234315次下載 | 免費
- 5Altium DXP2002下載入口
- 未知 | 233046次下載 | 免費
- 6電路仿真軟件multisim 10.0免費下載
- 340992 | 191186次下載 | 免費
- 7十天學會AVR單片機與C語言視頻教程 下載
- 158M | 183279次下載 | 免費
- 8proe5.0野火版下載(中文版免費下載)
- 未知 | 138040次下載 | 免費
評論
查看更多