資料介紹
54LS173/DM74LS173A
TRI-STATEé 4-Bit D-Type Register
General Description
This four-bit register contains D-type flip-flops with totempole
TRI-STATEé outputs, capable of driving highly capacitive
or low-impedance loads. The high-impedance state and
increased high-logic-level drive provide these flip-flops with
the capability of driving the bus lines in a bus-organized system
without need for interface or pull-up components.
Gated enable inputs are provided for controlling the entry of
data into the flip-flops. When both data-enable inputs are
low, data at the D inputs are loaded into their respective flipflops
on the next positive transition of the buffered clock
input. Gate output control inputs are also provided. When
both are low, the normal logic states of the four outputs are
available for driving the loads or bus lines. The outputs are
disabled independently from the level of the clock by a high
logic level at either output control input. The outputs then
present a high impedance and neither load nor drive the bus
line. Detailed operation is given in the truth table.
To minimize the possibility that two outputs will attempt to
take a common bus to opposite logic levels, the output control
circuitry is designed so that the average output disable
times are shorter than the average output enable times.
Features
Y TRI-STATE outputs interface directly with system bus
Y Gated output control lines for enabling or disabling the
outputs
Y Fully independent clock eliminates restrictions for operating
in one of two modes:
Parallel load
Do nothing (hold)
Y For application as bus buffer registers
TRI-STATEé 4-Bit D-Type Register
General Description
This four-bit register contains D-type flip-flops with totempole
TRI-STATEé outputs, capable of driving highly capacitive
or low-impedance loads. The high-impedance state and
increased high-logic-level drive provide these flip-flops with
the capability of driving the bus lines in a bus-organized system
without need for interface or pull-up components.
Gated enable inputs are provided for controlling the entry of
data into the flip-flops. When both data-enable inputs are
low, data at the D inputs are loaded into their respective flipflops
on the next positive transition of the buffered clock
input. Gate output control inputs are also provided. When
both are low, the normal logic states of the four outputs are
available for driving the loads or bus lines. The outputs are
disabled independently from the level of the clock by a high
logic level at either output control input. The outputs then
present a high impedance and neither load nor drive the bus
line. Detailed operation is given in the truth table.
To minimize the possibility that two outputs will attempt to
take a common bus to opposite logic levels, the output control
circuitry is designed so that the average output disable
times are shorter than the average output enable times.
Features
Y TRI-STATE outputs interface directly with system bus
Y Gated output control lines for enabling or disabling the
outputs
Y Fully independent clock eliminates restrictions for operating
in one of two modes:
Parallel load
Do nothing (hold)
Y For application as bus buffer registers
下載該資料的人也在下載
下載該資料的人還在閱讀
更多 >
- 74LS173高速的硅柵CMOS器件芯片學(xué)習(xí)參考手冊(cè) 7次下載
- 74LS173英文手冊(cè) 1次下載
- HD74LS151 datasheet
- HD74LS03 ic datasheet
- 74LS91/SN74LS91/SN5491 pdf dat
- HD74LS95/HD74LS95B pdf datashe
- 74LS651 pdf datasheet
- 74LS688/74LS682/74LS684/74LS68
- 74LS28 pdf datasheet
- 74HC173 pdf datasheet
- SN7402/SN54LS02/SN74LS02 pdf d
- SN7401/SN5401/SN74LS01 pdf dat
- 74LS173中文資料pdf
- 74ls10.pdf
- 74ls175.pdf
- 74ls112引腳圖及功能詳解 74ls112的功能及原理 30.8w次閱讀
- 74ls595引腳圖及功能_74ls595應(yīng)用電路 3.8w次閱讀
- 74ls123芯片主要功能是什么?74ls123能用什么代替? 3.5w次閱讀
- 74ls161與74ls163有什么區(qū)別 5.8w次閱讀
- 74ls173中文資料匯總(74ls173引腳圖及功能_邏輯圖及特性) 1.8w次閱讀
- 74ls160和74ls161區(qū)別 12.1w次閱讀
- 74ls147和74ls148有什么區(qū)別 3.3w次閱讀
- 一文看懂74LS112和74LS76的區(qū)別 7.7w次閱讀
- 74ls04和74hc04有什么區(qū)別_74ls04/74hc04簡(jiǎn)介 2.7w次閱讀
- 74ls07引腳圖及功能_74ls07工作原理 7.6w次閱讀
- 74ls164內(nèi)部結(jié)構(gòu)及其應(yīng)用(74ls164引腳圖及功能_工作原理) 10.7w次閱讀
- 74ls245是什么_74ls245使用方法_74ls245的作用是什么 3.6w次閱讀
- 74LS164驅(qū)動(dòng)數(shù)碼管動(dòng)態(tài)顯示(74LS164工作條件_電氣特性) 1.4w次閱讀
- 74ls90和74ls290的區(qū)別是什么? 2.5w次閱讀
- 74ls04與74ls08的區(qū)別_74ls04推挽電路原理分析 1.9w次閱讀
下載排行
本周
- 1TC358743XBG評(píng)估板參考手冊(cè)
- 1.36 MB | 330次下載 | 免費(fèi)
- 2開(kāi)關(guān)電源基礎(chǔ)知識(shí)
- 5.73 MB | 11次下載 | 免費(fèi)
- 3嵌入式linux-聊天程序設(shè)計(jì)
- 0.60 MB | 3次下載 | 免費(fèi)
- 4DIY動(dòng)手組裝LED電子顯示屏
- 0.98 MB | 3次下載 | 免費(fèi)
- 5基于FPGA的C8051F單片機(jī)開(kāi)發(fā)板設(shè)計(jì)
- 0.70 MB | 2次下載 | 免費(fèi)
- 651單片機(jī)窗簾控制器仿真程序
- 1.93 MB | 2次下載 | 免費(fèi)
- 751單片機(jī)PM2.5檢測(cè)系統(tǒng)程序
- 0.83 MB | 2次下載 | 免費(fèi)
- 8基于51單片機(jī)的RGB調(diào)色燈程序仿真
- 0.86 MB | 2次下載 | 免費(fèi)
本月
- 1OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234315次下載 | 免費(fèi)
- 2555集成電路應(yīng)用800例(新編版)
- 0.00 MB | 33566次下載 | 免費(fèi)
- 3接口電路圖大全
- 未知 | 30323次下載 | 免費(fèi)
- 4開(kāi)關(guān)電源設(shè)計(jì)實(shí)例指南
- 未知 | 21549次下載 | 免費(fèi)
- 5電氣工程師手冊(cè)免費(fèi)下載(新編第二版pdf電子書(shū))
- 0.00 MB | 15349次下載 | 免費(fèi)
- 6數(shù)字電路基礎(chǔ)pdf(下載)
- 未知 | 13750次下載 | 免費(fèi)
- 7電子制作實(shí)例集錦 下載
- 未知 | 8113次下載 | 免費(fèi)
- 8《LED驅(qū)動(dòng)電路設(shè)計(jì)》 溫德?tīng)栔?/a>
- 0.00 MB | 6656次下載 | 免費(fèi)
總榜
- 1matlab軟件下載入口
- 未知 | 935054次下載 | 免費(fèi)
- 2protel99se軟件下載(可英文版轉(zhuǎn)中文版)
- 78.1 MB | 537798次下載 | 免費(fèi)
- 3MATLAB 7.1 下載 (含軟件介紹)
- 未知 | 420027次下載 | 免費(fèi)
- 4OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234315次下載 | 免費(fèi)
- 5Altium DXP2002下載入口
- 未知 | 233046次下載 | 免費(fèi)
- 6電路仿真軟件multisim 10.0免費(fèi)下載
- 340992 | 191186次下載 | 免費(fèi)
- 7十天學(xué)會(huì)AVR單片機(jī)與C語(yǔ)言視頻教程 下載
- 158M | 183279次下載 | 免費(fèi)
- 8proe5.0野火版下載(中文版免費(fèi)下載)
- 未知 | 138040次下載 | 免費(fèi)
評(píng)論
查看更多