資料介紹
The HD-4702 Bit Rate Generator provides the necessary
clock signals for digital data transmission systems, such as a
UART. It generates 13 commonly used bit rates using an onchip
crystal oscillator or an external input. For conventional
operation generating 16 output clock pulses per bit period,
the input clock frequency must be 2.4576MHz (i.e. 9600
Baud x 16 x 16, since there is an internal 3 16 prescaler). A
lower input frequency will result in a proportionally lower
output frequency.
The HD-4702 can provide multi-channel operation with a
minimum of external logic by having the clock frequency CO
and the 3 8 prescaler outputs Q0, Q1, Q2 available externally.
All signals have a 50% duty cycle except 1800 Baud, which
has less than 0.39% distortion.
The four rate select inputs (S0-S3) select which bit rate is at
the output (Z). See Truth Table for Rate Select Inputs for
select code and output bit rate. Two of the 16 select codes for
the HD-4702 do not select an internally generated frequency,
but select an input into which the user can feed either a
different frequency, or a static level (High or Low) to generate
“ZERO BAUD”.
The bit rates most commonly used in modern data terminals
(110, 150, 300, 1200, 2400 Baud) require that no more than
one input be grounded for the HD-4702, which is easily
achieved with a single 5-position switch.
The HD-4702 has an initialization circuit which generates a
master reset for the scan counter. This signal is derived from
a digital differentiator that senses the first high level on the
CP input after the ECP input goes low. When ECP is high,
selecting the crystal input, CP must be low. A high level on
CP would apply a continuous reset. See Clock Modes and
Initialization below.
clock signals for digital data transmission systems, such as a
UART. It generates 13 commonly used bit rates using an onchip
crystal oscillator or an external input. For conventional
operation generating 16 output clock pulses per bit period,
the input clock frequency must be 2.4576MHz (i.e. 9600
Baud x 16 x 16, since there is an internal 3 16 prescaler). A
lower input frequency will result in a proportionally lower
output frequency.
The HD-4702 can provide multi-channel operation with a
minimum of external logic by having the clock frequency CO
and the 3 8 prescaler outputs Q0, Q1, Q2 available externally.
All signals have a 50% duty cycle except 1800 Baud, which
has less than 0.39% distortion.
The four rate select inputs (S0-S3) select which bit rate is at
the output (Z). See Truth Table for Rate Select Inputs for
select code and output bit rate. Two of the 16 select codes for
the HD-4702 do not select an internally generated frequency,
but select an input into which the user can feed either a
different frequency, or a static level (High or Low) to generate
“ZERO BAUD”.
The bit rates most commonly used in modern data terminals
(110, 150, 300, 1200, 2400 Baud) require that no more than
one input be grounded for the HD-4702, which is easily
achieved with a single 5-position switch.
The HD-4702 has an initialization circuit which generates a
master reset for the scan counter. This signal is derived from
a digital differentiator that senses the first high level on the
CP input after the ECP input goes low. When ECP is high,
selecting the crystal input, CP must be low. A high level on
CP would apply a continuous reset. See Clock Modes and
Initialization below.
下載該資料的人也在下載
下載該資料的人還在閱讀
更多 >
- HD-4702數(shù)據(jù)表
- HD-4702數(shù)據(jù)表
- HD CMOS圖像傳感器GC1064數(shù)據(jù)手冊 32次下載
- HD74LS151 datasheet
- HD74LS03 ic datasheet
- LM4702pdf datasheet (Stereo H
- HD-15530 pdf datasheet (CMOS M
- HD-15531 pdf datasheet (CMOS M
- HD-6402 pdf datasheet (CMOS Un
- HD-6408 pdf datasheet (CMOS As
- HD-6409 pdf datasheet (CMOS Ma
- HD74LS95/HD74LS95B pdf datashe
- HD7279A pdf,HD7279A datasheet
- MAX516 pdf datasheet
- MAX514 pdf datasheet
- 基于HD-RK3568-CORE設計的HD-RK3568-OPS主板上新! 838次閱讀
- bd和hd的畫質區(qū)別 3514次閱讀
- pr是什么軟件 主要用于做什么 1564次閱讀
- 訓練營:7天完成SoC的PR設計 1031次閱讀
- HD、HS系列刀開關的應用 1643次閱讀
- 分享一個快速閱讀datasheet的方法 2311次閱讀
- 什么樣的PR更容易被合入 904次閱讀
- 怎么上手 PR 流程?如何開始參與開源項目? 1470次閱讀
- 什么是背照式CMOS_背照式CMOS的優(yōu)缺點 1.7w次閱讀
- 什么是CMOS與BIOS?又有什么區(qū)別? 3.7w次閱讀
- 僵尸pr3002耳機怎么樣 pr3002 停產(chǎn)了嗎 6292次閱讀
- AD9如何簡單快速的制作出原理圖符號 7441次閱讀
- cmos反相器設計電路圖 8.1w次閱讀
- ldac_aptx和aptx hd功能介紹及區(qū)別介紹 20.4w次閱讀
- bios與cmos區(qū)別是什么 3068次閱讀
下載排行
本周
- 1開關電源設計原理手冊
- 1.83 MB | 4次下載 | 免費
- 2PL4807單節(jié)鋰離子電池充電器中文手冊
- 1.36 MB | 2次下載 | 免費
- 3智能小車proteus仿真+C源程序
- 0.02 MB | 1次下載 | 免費
- 4FS5080E 5V升壓充電兩串鋰電池充電管理IC中文手冊
- 8.45 MB | 1次下載 | 免費
- 5HT2120兩節(jié)鋰電池保護板電路
- 0.22 MB | 1次下載 | 免費
- 6TMR技術在電流傳感器中的應用
- 616.47 KB | 1次下載 | 免費
- 7OPAx320x精密CMOS運算放大器
- 2.22MB | 1次下載 | 免費
- 8BQ77207EVM用戶指南
- 865.23KB | 1次下載 | 免費
本月
- 1XL4015+LM358恒壓恒流電路圖
- 0.38 MB | 155次下載 | 1 積分
- 2PCB布線和布局電路設計規(guī)則
- 0.40 MB | 46次下載 | 免費
- 3GB/T4706.1-2024 家用和類似用途電器的安全第1部分:通用要求
- 7.43 MB | 14次下載 | 1 積分
- 4智能門鎖原理圖
- 0.39 MB | 13次下載 | 免費
- 5JESD79-5C_v1.30-2024 內(nèi)存技術規(guī)范
- 2.71 MB | 10次下載 | 免費
- 6elmo直線電機驅動調試細則
- 4.76 MB | 9次下載 | 6 積分
- 7WIFI智能音箱原理圖完整版
- 0.09 MB | 7次下載 | 10 積分
- 8PC1013三合一快充數(shù)據(jù)線充電芯片介紹
- 1.03 MB | 7次下載 | 免費
總榜
- 1matlab軟件下載入口
- 未知 | 935115次下載 | 10 積分
- 2開源硬件-PMP21529.1-4 開關降壓/升壓雙向直流/直流轉換器 PCB layout 設計
- 1.48MB | 420061次下載 | 10 積分
- 3Altium DXP2002下載入口
- 未知 | 233084次下載 | 10 積分
- 4電路仿真軟件multisim 10.0免費下載
- 340992 | 191367次下載 | 10 積分
- 5十天學會AVR單片機與C語言視頻教程 下載
- 158M | 183333次下載 | 10 積分
- 6labview8.5下載
- 未知 | 81581次下載 | 10 積分
- 7Keil工具MDK-Arm免費下載
- 0.02 MB | 73806次下載 | 10 積分
- 8LabVIEW 8.6下載
- 未知 | 65985次下載 | 10 積分
評論
查看更多