資料介紹
The V6201 is a high-performance, technology independent,
synthesizable core that implements the PCI-X 1.0
Local Bus protocol for PCI-X initiator and target applications.
The core supports a wide variety of design implementations
and features an easy-to-use application
interface. The general use of the core in a system is
shown in Fig 1: V6201 Megacell in a Typical Application.
The V6201 Megacell supports transfer rates up to 1 GB
per second on a 64-bit, 133 MHz PCI-X bus and 528 MB
per second on a 64-bit, 66 MHz PCI-2.2 bus. This core is
partitioned into 4 major blocks PCIXbus_mux, Configuration
space, Target and Initiator as shown in Fig 2: V6201
Megacell I/O Diagram.
The PCIXbus_mux block multiplexes the initiator and target
address/data buses and control signals. It contains
four data paths in and out for both target and Initiator.
The four uni-directional paths are multiplexed inside the
core. All the data transfers are register-to-register. Since
there are only a few registers on each data path, loading
is reduced and false timing paths are eliminated.
The Configuration Space block holds type 0 configuration
space header in the first 64-bytes, next 64-bytes are
reserved for extended capabilities and remaining 128-
bytes are available for user application.
The Target and Initiator blocks provides a simplified, synchronous
target and initiator interface. The core is selectable
to operate in PCI2.2/PCI-X mode depending on the
reset conditions. The PCI bus width is configurable to 32
or 64 bit. The core automatically handles conversion of
32/64 bit regardless of the PCI bus width.
synthesizable core that implements the PCI-X 1.0
Local Bus protocol for PCI-X initiator and target applications.
The core supports a wide variety of design implementations
and features an easy-to-use application
interface. The general use of the core in a system is
shown in Fig 1: V6201 Megacell in a Typical Application.
The V6201 Megacell supports transfer rates up to 1 GB
per second on a 64-bit, 133 MHz PCI-X bus and 528 MB
per second on a 64-bit, 66 MHz PCI-2.2 bus. This core is
partitioned into 4 major blocks PCIXbus_mux, Configuration
space, Target and Initiator as shown in Fig 2: V6201
Megacell I/O Diagram.
The PCIXbus_mux block multiplexes the initiator and target
address/data buses and control signals. It contains
four data paths in and out for both target and Initiator.
The four uni-directional paths are multiplexed inside the
core. All the data transfers are register-to-register. Since
there are only a few registers on each data path, loading
is reduced and false timing paths are eliminated.
The Configuration Space block holds type 0 configuration
space header in the first 64-bytes, next 64-bytes are
reserved for extended capabilities and remaining 128-
bytes are available for user application.
The Target and Initiator blocks provides a simplified, synchronous
target and initiator interface. The core is selectable
to operate in PCI2.2/PCI-X mode depending on the
reset conditions. The PCI bus width is configurable to 32
or 64 bit. The core automatically handles conversion of
32/64 bit regardless of the PCI bus width.
下載該資料的人也在下載
下載該資料的人還在閱讀
更多 >
- CDCV304-EP 200-MHz通用時鐘緩沖器、符合外設組件互連擴展(PCI-X)標準數據表
- LSISAS3801X PCI-X至3.0Gbit/s串行連接的SCSI(SAS)主機適配器安裝指南
- LSISAS3080X-R PCI-X到3.0 Gbit/s SAS主機總線適配器安裝
- LSISAS1068 PCI-X轉8端口3Gb/s SAS控制器
- PCI-X 3.0 Gbit-s串行連接SCSI(SAS)主機適配器
- Gowin PCI Target IP用戶指南
- 圖解PCI、PCI-x,PCI-E的區(qū)別資料下載
- Xilinx FPGA IO的PCI和GTL電平標準 12次下載
- XAPP708 -133MHz PCI-X到128MB DDR小型DIMM存儲器橋 36次下載
- UG157 - LogiCORE IP Initiator,Target v3.1 for PCI 入門指南 0次下載
- PCI-X總線FPGA開發(fā)板資料說明 44次下載
- PCI6520 pdf datasheet
- PCI6540 pdf datasheet (64-bit;
- UG157 LogiCORE IP Initiator/Ta
- Altera PCI32 Nios Target
- 聊聊PCIe設備在系統(tǒng)如何發(fā)現與訪問? 4144次閱讀
- PCI Express接口標準的特點及在FPGA中的應用 2483次閱讀
- PCIe的技術原理詳細說明 3.6w次閱讀
- 新規(guī)劃PCI核查工具的使用方法和應用事例 2834次閱讀
- 基于PCI Expres總線實現DMA控制邏輯的設計 3174次閱讀
- 詳解PCIe總線協(xié)議 2.9w次閱讀
- PCIe兩種中斷傳遞方式 9116次閱讀
- ISCSI網絡存儲的簡單介紹 2.8w次閱讀
- 關于PCI總線和PCI-X總線的簡要介紹 8229次閱讀
- 一個典型的PCI總線周期 6334次閱讀
- PCI和PCI-X總線簡介 1w次閱讀
- pd充電協(xié)議是什么_pd協(xié)議快充什么意思 80.5w次閱讀
- pci總線結構及分類 1.7w次閱讀
- 基于PCI Core的鏈式DMA控制器設計 3015次閱讀
- 從PCI、PCI-X到PCI-Express之間的連接 3314次閱讀
下載排行
本周
- 1電子電路原理第七版PDF電子教材免費下載
- 0.00 MB | 1490次下載 | 免費
- 2單片機典型實例介紹
- 18.19 MB | 92次下載 | 1 積分
- 3S7-200PLC編程實例詳細資料
- 1.17 MB | 27次下載 | 1 積分
- 4筆記本電腦主板的元件識別和講解說明
- 4.28 MB | 18次下載 | 4 積分
- 5開關電源原理及各功能電路詳解
- 0.38 MB | 10次下載 | 免費
- 6基于AT89C2051/4051單片機編程器的實驗
- 0.11 MB | 4次下載 | 免費
- 7藍牙設備在嵌入式領域的廣泛應用
- 0.63 MB | 3次下載 | 免費
- 89天練會電子電路識圖
- 5.91 MB | 3次下載 | 免費
本月
- 1OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費
- 2PADS 9.0 2009最新版 -下載
- 0.00 MB | 66304次下載 | 免費
- 3protel99下載protel99軟件下載(中文版)
- 0.00 MB | 51209次下載 | 免費
- 4LabView 8.0 專業(yè)版下載 (3CD完整版)
- 0.00 MB | 51043次下載 | 免費
- 5555集成電路應用800例(新編版)
- 0.00 MB | 33562次下載 | 免費
- 6接口電路圖大全
- 未知 | 30320次下載 | 免費
- 7Multisim 10下載Multisim 10 中文版
- 0.00 MB | 28588次下載 | 免費
- 8開關電源設計實例指南
- 未知 | 21539次下載 | 免費
總榜
- 1matlab軟件下載入口
- 未知 | 935053次下載 | 免費
- 2protel99se軟件下載(可英文版轉中文版)
- 78.1 MB | 537791次下載 | 免費
- 3MATLAB 7.1 下載 (含軟件介紹)
- 未知 | 420026次下載 | 免費
- 4OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費
- 5Altium DXP2002下載入口
- 未知 | 233045次下載 | 免費
- 6電路仿真軟件multisim 10.0免費下載
- 340992 | 191183次下載 | 免費
- 7十天學會AVR單片機與C語言視頻教程 下載
- 158M | 183277次下載 | 免費
- 8proe5.0野火版下載(中文版免費下載)
- 未知 | 138039次下載 | 免費
評論
查看更多