資料介紹
Table of Contents
AD9671 Evaluation Board, ADC-FMC Interposer & Xilinx KC705 Reference Design
Introduction
The AD9671 is designed for low cost, low power, small size, and ease of use for medical ultrasound. It contains eight channels of a variable gain amplifier (VGA) with a low noise preamplifier (LNA), a CW harmonic rejection I/Q demodulator with programmable phase rotation, an anti-aliasing filter (AAF), an analog-to-digital converter (ADC), and a digital demodulator and decimator for data processing and bandwidth reduction. This reference design includes the device data capture via the JESD204B serial interface. The samples are written to the external DDR-DRAM on KC705. It allows programming the device and monitoring it's internal registers via SPI.
Supported Devices
Supported Carriers
Quick Start Guide
The reference design zip file contains a bit file combined with a SDK elf file for a quick demonstration of the programming and data capture. All you need is the hardware and a PC running a UART terminal and the programmer (IMPACT).
Required Hardware
- KC705 board
- AD9671-EBZ board & Power supply
- ADC FMC interposer board (CVT-ADC-FMC-INTPZB)
- Signal/Clock generator (reference clock input, 80MHz)
- Signal generators (analog inputs, for data capture)
Required Software
- Xilinx ISE (Programmer (IMPACT) is sufficient for the demo and is available on Webpack).
- A UART terminal (Tera Term/Hyperterminal), Baud rate 57600.
Bit file
- Download the gzip file and extract the sw/cf_ad9671_ebz.bit file.
Board Modifications
Please do the following modifications on the AD9671 evaluation board (9671EE01B).
- Remove R401.
- Remove R402.
- Remove R403.
The board uses a 40MHz external clock for the ADC and the JESD reference clock. The GTX is setup to use a 80MHz reference clock (can not run less than 60MHz). The solution is to use a 80MHz external clock input to the board. This clock is then passed to the GTX as the reference clock and AD9517 to generate a 40MHz clock for the ADC.
- Remove C308.
- Remove C309.
- Populate C307.
- Populate C310.
- Populate R337.
- Populate R339.
Running Demo (SDK) Program
To begin make the following connections (see image below):
- Connect the AD9671-EBZ board to the FMC Interposer board.
- Connect the interposer board to the FMC-HPC connector of KC705 board.
- Connect power to KC705 and the AD9671-EBZ boards.
- Connect two USB cables from the PC to the JTAG and UART USB connectors on KC705.
- Connect an external clock source 80MHz (5dBm) to AD9671-EBZ board's J302 SMA connector.
- Connect signal generators to the CH_A through CH_H (J101 through J108) SMA connectors.
The quick start bit file configures the AD9671 for all test modes and verifies the captured data accordingly. After the hardware setup, turn the power on to the KC705 and the AD9671-EBZ boards.
Start IMPACT, and initialze the JTAG chain. The program should recognize the Kintex 7 device. Start a UART terminal (set to 57600 baud rate) and then program the device. If programming was successful, you should be seeing messages appear on the terminal as shown in figure below. The program asks for either “real 4 lane” mode or “complex 4 lane” mode. The complex mode is not supported yet. To test the real mode, enter 'r' on the uart terminal. After programming the AD9671, the program checks data capture on various test modes.
After patterns and prbs sequences are verified, if no errors are present, you may use the chipscope busplot to see the captured signal (see below). The ADC data is available on pins [127:0] of UNIT:1 with sets of 16bits for each channel.
Using the reference design
The reference design is built on a microblaze based system parameterized for linux. A functional block diagram of the design is given below.
The reference design consists of two pcores. The JESD core consists of the GTX units and the Xilinx JESD 204 IP core. The AD9671 core consists of three functional modules, the ADC interface, a PN9/PN23 monitor and a DMA interface. The ADC interface captures and buffers data from the JESD core. The DMA interface then transfers the samples to the external DDR-DRAM. The capture is initiated by the software. The status of capture (overflow, over the range) are reported back to the software.
The JESD core and AD9671 core has an AXI lite interface that allows control and monitoring of the capture process.
Registers
Please refer to the regmap.txt file in the pcores directory.
Downloads
FPGA Referece Designs:
- KC705 (Source files) cf_ad9671_ebz_edk_14_4_2013_03_21.tar.gz
- KC705 (Bit files) cf_ad9671_ebz_sw_14_4_2013_03_21.tar.gz
Only Xilinx coregen xco files are provided with the reference design. You must regenerate the IP core files using this file. See generating Xilinx netlist/verilog files from xco files for details.
- Questions? Ask Help & Support.
Tar file contents
The tar file contains, in most cases, the following files and/or directories. To rebuild the reference design simply double click the XMP file and run the tool. To build SDK, select a workspace and use the C file to build the elf file. Please refer to Xilinx EDK documentation for details.
license.txt | ADI license & copyright information. |
system.mhs | MHS file. |
system.xmp | XMP file (use this file to build the reference design). |
data/ | UCF file and/or DDR MIG project files. |
docs/ | Documentation files (Please note that this wiki page is the documentation for the reference design). |
sw/ | Software (Xilinx SDK) & bit file(s). |
cf_lib/edk/pcores/ | Reference design core file(s) (Xilinx EDK). |
More information
- AD7490 FMC-SDP轉接器和評估板/Xilinx KC705參考設計
- AD7656-1 FMC-SDP轉接器和評估板/Xilinx KC705參考設計
- AD7658-1 FMC-SDP轉接器和評估板/Xilinx KC705參考設計
- CN0202 FMC-SDP轉接器和評估板/Xilinx KC705參考設計
- AD9833 FMC-SDP轉接器和評估板/Xilinx KC705參考設計
- AD5755 FMC-SDP轉接器和評估板/Xilinx KC705參考設計
- AD5780 FMC-SDP轉接器和評估板/Xilinx KC705參考設計
- AD5449 FMC-SDP轉接器和評估板/Xilinx KC705參考設計
- CN0204 FMC-SDP轉接器和評估板/Xilinx KC705參考設計
- AD9250評估板、ADC-FMC轉接器和Xilinx KC705參考設計
- AD7980 FMC-SDP轉接器和評估板/Xilinx KC705參考設計
- AD5254 FMC-SDP轉接器和評估板/Xilinx KC705參考設計
- AD8403 FMC-SDP轉接器和評估板/Xilinx KC705參考設計
- AD7988-1 FMC-SDP轉接器和評估板/Xilinx KC705參考設計
- AD7683 FMC-SDP轉接器和評估板/Xilinx KC705參考設計
- 使用Xilinx FPGA實現OFDM系統 850次閱讀
- 使用MAXQ2010評估板讀取溫度 616次閱讀
- 系統演示平臺簡化了從評估到原型設計的過渡 646次閱讀
- 關于高速ADC測試和評估應用 1063次閱讀
- Xilinx FPGA的FMC介紹 5643次閱讀
- dfrobot可插拔傳感器轉接器簡介 1043次閱讀
- dfrobotWiiChuck轉接器簡介 1104次閱讀
- 飛凌嵌入式JTAG轉接板?介紹 1614次閱讀
- digilent FMC Pcam適配器介紹 2731次閱讀
- digilent FMC-HDMI:雙HDMI輸入擴展子板介紹 4286次閱讀
- 天嵌科技LVDS轉接板-TTL-LVDS轉接板規格 3772次閱讀
- 2.5 GSPS高性能數模轉換器——AD9739A DAC 4675次閱讀
- 關于FPGA的FMC接口的詳細介紹 1.1w次閱讀
- Maxim為三款Xilinx FPGA參考設計提供電源管理方案 1163次閱讀
- 非插入式器件如何測量? 1573次閱讀
下載排行
本周
- 1電子電路原理第七版PDF電子教材免費下載
- 0.00 MB | 1491次下載 | 免費
- 2單片機典型實例介紹
- 18.19 MB | 95次下載 | 1 積分
- 3S7-200PLC編程實例詳細資料
- 1.17 MB | 27次下載 | 1 積分
- 4筆記本電腦主板的元件識別和講解說明
- 4.28 MB | 18次下載 | 4 積分
- 5開關電源原理及各功能電路詳解
- 0.38 MB | 11次下載 | 免費
- 6100W短波放大電路圖
- 0.05 MB | 4次下載 | 3 積分
- 7基于單片機和 SG3525的程控開關電源設計
- 0.23 MB | 4次下載 | 免費
- 8基于AT89C2051/4051單片機編程器的實驗
- 0.11 MB | 4次下載 | 免費
本月
- 1OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費
- 2PADS 9.0 2009最新版 -下載
- 0.00 MB | 66304次下載 | 免費
- 3protel99下載protel99軟件下載(中文版)
- 0.00 MB | 51209次下載 | 免費
- 4LabView 8.0 專業版下載 (3CD完整版)
- 0.00 MB | 51043次下載 | 免費
- 5555集成電路應用800例(新編版)
- 0.00 MB | 33562次下載 | 免費
- 6接口電路圖大全
- 未知 | 30320次下載 | 免費
- 7Multisim 10下載Multisim 10 中文版
- 0.00 MB | 28588次下載 | 免費
- 8開關電源設計實例指南
- 未知 | 21539次下載 | 免費
總榜
- 1matlab軟件下載入口
- 未知 | 935053次下載 | 免費
- 2protel99se軟件下載(可英文版轉中文版)
- 78.1 MB | 537793次下載 | 免費
- 3MATLAB 7.1 下載 (含軟件介紹)
- 未知 | 420026次下載 | 免費
- 4OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費
- 5Altium DXP2002下載入口
- 未知 | 233046次下載 | 免費
- 6電路仿真軟件multisim 10.0免費下載
- 340992 | 191183次下載 | 免費
- 7十天學會AVR單片機與C語言視頻教程 下載
- 158M | 183277次下載 | 免費
- 8proe5.0野火版下載(中文版免費下載)
- 未知 | 138039次下載 | 免費
評論
查看更多