資料介紹
Table of Contents
AD9528 Evaluation Board User Guide
Features
-
- Prepopulated VCXO with universal pad.
- Universal pad allows for various VCXO package sizes to be used and evaluated.
- 2 reference input SMA connectors
- 2 ac-coupled single-ended SMA output connectors(2 differential paths)
- 12 ac-coupled differential SMA output connectors (6 differential paths)
- SYSREF SMA connectors for:
- External SYSREF
- External SYSREF Request
- USB connection to PC
- Microsoft Windows-based evaluation software with simple graphical user interface (supports 64-bit versions of Windows)
Equipment Needed
- Reference oscillator or signal generator
- Other evaluation board to be clocked or test equipment
- Converters, DDS, transceivers
- Oscilloscope, spectrum analyzer, phase noise analyzer
- SMA cables (50 Ω)
- 6 V wall supply (provided)
- USB cable (provided)
Online Resources
Required Software
Documents Needed
General Description
This user guide describes specific functionality of the AD9528 evaluation board hardware and evaluation board software. General software features including software installation instructions are covered in the Clock Generation and Distribution Evaluation Software User Guide. The AD9528 evaluation board is a compact, easy-to-use platform for evaluating all features of the AD9528 JESD204B Clock Generator. The AD9528 is a dual loop jitter cleaner and clock generator with internal SYSREF generator compliant with JEDEC JESD204B for multi-device synchronization. The AD9528 can output up to 14 clock signals, with any output configurable to PLL1direct out, PLL2, or SYSREF. 8 total outputs, 2 reference inputs, and a SYSREF input are accessible on the evaluation board. The AD9528/PCBZ has a fully configurable power supply to allow the user to evaluate the AD9528 while being powered directly by buck regulators or external LDOs. Use this user guide in conjunction with the AD9528 data sheet and software documentation available at www.analog.com.
Evaluation Board Hardware
The following instructions are for setting up the physical connections to the AD9528/PCBZ. The user must install the evaluation software prior to connecting the evaluation board to their PC.
Power Connections
The AD9528/PCBZ is setup by default to power the AD9528 and remaining circuitry using the provided 6V wall power supply connected to drive an Analog Devices ADP5052 5-channel integrated power solution which is configured to output 3.3V and 5V from two internal buck regulators. The evaluation board can be configured to power the AD9528 with one of three on board power configurations as shown in Table 1.
Table 1. Power Supply Configuration Jumper Settings
Configuration Name | Settings | ||
---|---|---|---|
Jumper P9 | Jumper P10 | Jumper P11 | |
3.3V LDO powered by 5V buck converter output (Default) | Set to position 1 (Enable) | Set to position 1 (LDO) | Set to position 1 (Filter) |
3.3V Buck Converter Output Through Passive Filter Network | Set to position 3 (Disable) | Set to position 3 (Switcher) | Set to position 1 (Filter) |
3.3V Buck Converter Output Direct | Set to position 3 (Disable) | Set to position 1 (LDO) | Set to position 3 (Switcher) |
PC Connections
The following instructions assume that the power supply is correctly configured to one of the three configurations discussed in the Power Connections section.
- Connect the wall power supply to the main power connector labeled P500.
- The red LED labeled 3V3_USB (DS4) will illuminate.
- The green LED labeled RESETB (DS3) will illuminate.
- Connect the USB cable to the evaluation board and computer.
- The red LED labeled CR300 on the AD9528 evaluation board will illuminate.
- The red LED labeled USB_STATUS (CR2) will blink once the evaluation board has successfully communicated with the PC.
Refer to the Evaluation Board Software section for details on running the AD9528 evaluation board software.
Signal Connections
Inputs
The AD9528/PCBZ has preinstalled connections for REFA, REFB, VCXO_IN, SYSREF_IN, and SYSREF_REQ. REFA and REFB are accessible via SMA connectors J27 and J4. A 0dBm sinusoidal input may be connected to these inputs to provide a reference signal to PLL1 of the AD9528. The AD9528 can create an internally generated SYSREF signal or can provide a buffered external SYSREF by applying signals to SYSREF_IN via SMA connectors J6 and J7. A third SYSREF option allows an external trigger to initiate SYSREF pulse from the internal SYSREF generator. The SYSREF_REQ pin is accessible by 3 paths on the evaluation board:
- Using an External Signal on SMA Connector J30
- Jumper P6 set to position 3 (EXTERNAL REQUEST)
- Using Push Button S1
- Jumper P6 removed.
- R72 Removed
- Using the Evaluation Software GUI to Access the Pin Through the USB Controller
- Jumper P6 set to position 1 (USB CONTROLLER REQUEST)
- R72 Populated
A low phase noise VCXO with single ended 3.3V CMOS output is populated by default. The AD9528/PCBZ allows the user to use an external VCXO evaluation daughter board by utilizing J14 which is connected to the AD9528 VCXO_VT pin and J101 which can be shorted to the AD9528 VCXO_IN_P pin. The path connected to J101 can also be used to provide a reference to PLL with an external 3.3V CMOS source. A third path allows the AD9528 to be configured as an asynchronous generator by using a small 3.3V CMOS XO on Y1. The following steps detail how to configure the AD9528/PCBZ for the three different VCXO_IN input options:
- Using an External 3.3V CMOS VCXO Daughter Board
- Connect J101 to VCXO_IN_P
- Remove VCXO (Y2), R105, C101, and C105
- Place R22
- Short VCXO pads 5 and 6
- Connect J14 to VCXO_VT
- Place R4, C102 and R89
- Using an External 3.3V CMOS Source
- Connect J101 to VCXO_IN_P
- Remove VCXO (Y2), R105, C101, and C105
- Place R22
- Short VCXO pads 5 and 6
- Using an On-Board 3.3V CMOS XO
- Remove C105
- Place R70, Y1,and R91
Outputs
Connect an oscilloscope, spectrum analyzer, or other lab equipment to any of the horizontal OUTx inputs on the edge of the board. OUT0, OUT1, OUT11, and OUT12 are differentially terminated with 100? and ac coupled to SMA connectors J10-J13 and J34-J37. OUT4, OUT5, OUT8, and OUT9 are differentially terminated with 100? and combined to one output via a balun to SMA connectors J18, J20, J26 and J29. Baluns T8 and T13 can be removed and shorted so that both the positive and negative outputs from OUT4 and OUT9 can be connected to SMA connectors.
Evaluation Board Software
The AD9528 evaluation software allows the user to control the full functionality of the AD9528 through SPI communication on the evaluation board and a fully interactive software GUI. Please see the Clock Generation and Distribution Evaluation Software User Guide for general information on installing and running the software including software features that are redundant across multiple Clock and Distribution products.
Evaluation Board Software Components
The AD9528 evaluation software allows the user to control the full functionality of the AD9528 through SPI communication on the evaluation board. This section will detail device specific features of the AD9528 evaluation software. Generic software functionality is covered in the Clock Generation and Distribution Evaluation Software User Guide.
Main Window
AD9528 Evaluation Board Quick Start
The quick start section covers only simple PLL operation to lock both AD9528 PLLs and output two high speed sample clocks and two SYSREF signals. See the AD9528 data sheet and Evaluation Software Components section for a detailed explanation of the various AD9528 features.
Table 2 describes a summary of one possible operating mode of the AD9528 which is setup used for this quick start guide.
Table 2. Quick Start Summary
Parameter | Value |
---|---|
Input Frequency | 122.88MHz on REFA |
Output Frequency | 122.88MHz on OUT0 and 245.75MHz on OUT10 |
SYSREF Frequency | 960kHz on OUT1 and OUT11 |
SYSREF Type | Internally generated 4 Pulse N-Shot |
PLL1 Reference Divider | 4 |
PLL1 Phase Detector Frequency | 30.72MHz |
PLL1 External VCXO Frequency | 122.88MHz |
PLL1 Feedback Divider (N Divider) | 4 |
PLL2 Phase Detector Frequency | 122.88MHz |
PLL2 VCO Frequency | 3686.4MHz |
PLL2 Feedback Divider (N Divider) | 10 |
PLL2 VCO Divider (M Divider) | 3 |
Output Divider | 10 on OUT0 and 5 on OUT10 |
Use the following steps to configure and lock both AD9528 PLLs by loading a premade setup file.
- Apply a 0dBm 122.88MHz signal to SMA connector J27 (REFA_P).
- Download the AD9528 Quick Start Setup File found online on the AD9528 Evaluation Board Page.
- Once downloaded, the setup file can be loaded into the evaluation board by opening the AD9528 Evaluation Software, click File> Load Setup, and select the appropriate .stp file.
- The “LD” indicator for both PLL1 and PLL2 should illuminate green on the main window to signify that both PLLs are locked.
- Issue a 4 Pulse N-Shot SYSREF:
- Press the SYSREF REGISTERS button in the GUI main window
- Check SPI Sysref Request
- Press Load
- 兆易創(chuàng)新GD32E10x系列開(kāi)發(fā)板例程及評(píng)估板用戶(hù)指南
- 兆易創(chuàng)新GD32E11x系列開(kāi)發(fā)板例程及評(píng)估板用戶(hù)指南
- 兆易創(chuàng)新GD32C10x系列開(kāi)發(fā)板例程及評(píng)估板用戶(hù)指南
- 兆易創(chuàng)新GD32C11x系列開(kāi)發(fā)板例程及評(píng)估板用戶(hù)指南
- AD9528 IBIS型號(hào)
- MIC45404評(píng)估板用戶(hù)指南 18次下載
- MIC2128評(píng)估板用戶(hù)指南 12次下載
- PAC1934評(píng)估板用戶(hù)指南 5次下載
- MCP16502評(píng)估板用戶(hù)指南 16次下載
- AD9528 IBIS型號(hào)
- AD9528/PCBZ 時(shí)脈產(chǎn)生器參考設(shè)計(jì)
- MCP9600基礎(chǔ)知識(shí)及評(píng)估板用戶(hù)指南
- MCP3903評(píng)估板用戶(hù)指南
- Si8281評(píng)估板用戶(hù)指南 0次下載
- Si8284評(píng)估板用戶(hù)指南 0次下載
- 迅為RK3568開(kāi)發(fā)板驅(qū)動(dòng)開(kāi)發(fā)指南-輸入子系統(tǒng) 575次閱讀
- RZ/G2L開(kāi)發(fā)板使用指南(上) 873次閱讀
- 如何在RZ/V2L評(píng)估板套件上使用AI SDK 768次閱讀
- 基于CW32L083評(píng)估板的簡(jiǎn)易低功耗功能測(cè)試 666次閱讀
- 配合MAX9217/MAX9218/MAX9247/MAX9248/MAX9250評(píng)估板工作 2117次閱讀
- 高頻放大器評(píng)估板 620次閱讀
- 系統(tǒng)演示平臺(tái)簡(jiǎn)化了從評(píng)估到原型設(shè)計(jì)的過(guò)渡 646次閱讀
- 為MAX7651評(píng)估板配置Keil μVision IDE 1029次閱讀
- 自制低成本開(kāi)發(fā)板/評(píng)估板學(xué)習(xí)教程 1329次閱讀
- CPK-RA6M4評(píng)估板入門(mén)指南(六) 2169次閱讀
- CPK-RA6M4評(píng)估板入門(mén)指南(五) 2256次閱讀
- CPK-RA6M4評(píng)估板入門(mén)指南(四) 1236次閱讀
- CPK-RA6M4評(píng)估板入門(mén)指南(一) 1355次閱讀
- 米爾科技 Beetle IoT 評(píng)估板概述 1189次閱讀
- 電子印刷電路板初步設(shè)計(jì)和開(kāi)發(fā)階段的指南 5830次閱讀
下載排行
本周
- 1電子電路原理第七版PDF電子教材免費(fèi)下載
- 0.00 MB | 1491次下載 | 免費(fèi)
- 2單片機(jī)典型實(shí)例介紹
- 18.19 MB | 95次下載 | 1 積分
- 3S7-200PLC編程實(shí)例詳細(xì)資料
- 1.17 MB | 27次下載 | 1 積分
- 4筆記本電腦主板的元件識(shí)別和講解說(shuō)明
- 4.28 MB | 18次下載 | 4 積分
- 5開(kāi)關(guān)電源原理及各功能電路詳解
- 0.38 MB | 11次下載 | 免費(fèi)
- 6100W短波放大電路圖
- 0.05 MB | 4次下載 | 3 積分
- 7基于單片機(jī)和 SG3525的程控開(kāi)關(guān)電源設(shè)計(jì)
- 0.23 MB | 4次下載 | 免費(fèi)
- 8基于AT89C2051/4051單片機(jī)編程器的實(shí)驗(yàn)
- 0.11 MB | 4次下載 | 免費(fèi)
本月
- 1OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費(fèi)
- 2PADS 9.0 2009最新版 -下載
- 0.00 MB | 66304次下載 | 免費(fèi)
- 3protel99下載protel99軟件下載(中文版)
- 0.00 MB | 51209次下載 | 免費(fèi)
- 4LabView 8.0 專(zhuān)業(yè)版下載 (3CD完整版)
- 0.00 MB | 51043次下載 | 免費(fèi)
- 5555集成電路應(yīng)用800例(新編版)
- 0.00 MB | 33562次下載 | 免費(fèi)
- 6接口電路圖大全
- 未知 | 30320次下載 | 免費(fèi)
- 7Multisim 10下載Multisim 10 中文版
- 0.00 MB | 28588次下載 | 免費(fèi)
- 8開(kāi)關(guān)電源設(shè)計(jì)實(shí)例指南
- 未知 | 21539次下載 | 免費(fèi)
總榜
- 1matlab軟件下載入口
- 未知 | 935053次下載 | 免費(fèi)
- 2protel99se軟件下載(可英文版轉(zhuǎn)中文版)
- 78.1 MB | 537793次下載 | 免費(fèi)
- 3MATLAB 7.1 下載 (含軟件介紹)
- 未知 | 420026次下載 | 免費(fèi)
- 4OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費(fèi)
- 5Altium DXP2002下載入口
- 未知 | 233046次下載 | 免費(fèi)
- 6電路仿真軟件multisim 10.0免費(fèi)下載
- 340992 | 191183次下載 | 免費(fèi)
- 7十天學(xué)會(huì)AVR單片機(jī)與C語(yǔ)言視頻教程 下載
- 158M | 183277次下載 | 免費(fèi)
- 8proe5.0野火版下載(中文版免費(fèi)下載)
- 未知 | 138039次下載 | 免費(fèi)
評(píng)論
查看更多