--- 產(chǎn)品詳情 ---
Function | Deserializer |
Color depth (bpp) | 18 |
Input compatibility | FPD-Link LVDS |
Pixel clock frequency (Max) (MHz) | 35 |
Output compatibility | LVCMOS |
Features | Capable to Drive up to 5 meters STP Cable |
Diagnostics | BIST |
Operating temperature range (C) | -40 to 105 |
- 5-MHz to 35-MHz Clock Embedded and DC-Balancing 24:1 and 1:24 Data Transmissions
- User Defined Pre-Emphasis Driving Ability Through External Resistor on LVDS Outputs and Capable to Drive Up to 10-Meter Shielded Twisted-Pair Cable
- User-Selectable Clock Edge for Parallel Data on Both Transmitter and Receiver
- Internal DC Balancing Encode and Decode (Supports AC-Coupling Interface With No External Coding Required)
- Individual Power-Down Controls for Both Transmitter and Receiver
- Embedded Clock CDR (Clock and Data Recovery) on Receiver and No External Source of Reference Clock Required
- All Codes RDL (Random Data Lock) to Support Live-Pluggable Applications
- LOCK Output Flag to Ensure Data Integrity at Receiver Side
- Balanced TSETUP and THOLD Between RCLK and RDATA on Receiver Side
- PTO (Progressive Turnon) LVCMOS Outputs to Reduce EMI and Minimize SSO Effects
- All LVCMOS Inputs and Control Pins Have Internal Pulldown
- On-Chip Filters for PLLs on Transmitter and Receiver
- Temperature Range: –40°C to 105°C
- Greater Than 8-kV HBM ESD Tolerant
- Meets AEC-Q100 Compliance
- Power Supply Range: 3.3 V ± 10%
- 48-Pin TQFP Package
The DS90C241 and DS90C124 chipset translates a 24-bit parallel bus into a fully transparent data and control LVDS serial stream with embedded clock information. This single serial stream simplifies transferring a 24-bit bus over PCB traces or over cable by eliminating the skew problems between parallel data and clock paths. It saves system cost by narrowing data paths, which in turn reduces PCB layers, cable width, and connector size and pins.
The DS90C241 and DS90C124 incorporate LVDS signaling on the high-speed I/O. LVDS provides a low-power and low-noise environment for reliably transferring data over a serial transmission path. By optimizing the serializer output edge rate for the operating frequency range, EMI is further reduced.
In addition, the device features pre-emphasis to boost signals over longer distances using lossy cables. Internal DC balanced encoding and decoding supports AC-coupled interconnects.
為你推薦
-
TI數(shù)字多路復用器和編碼器SN54HC1512022-12-23 15:12
-
TI數(shù)字多路復用器和編碼器SN54LS1532022-12-23 15:12
-
TI數(shù)字多路復用器和編碼器CD54HC1472022-12-23 15:12
-
TI數(shù)字多路復用器和編碼器CY74FCT2257T2022-12-23 15:12
-
TI數(shù)字多路復用器和編碼器SN74LVC257A2022-12-23 15:12
-
TI數(shù)字多路復用器和編碼器SN74LVC157A2022-12-23 15:12
-
TI數(shù)字多路復用器和編碼器SN74ALS258A2022-12-23 15:12
-
TI數(shù)字多路復用器和編碼器SN74ALS257A2022-12-23 15:12
-
TI數(shù)字多路復用器和編碼器SN74ALS157A2022-12-23 15:12
-
TI數(shù)字多路復用器和編碼器SN74AHCT1582022-12-23 15:12
-
【PCB設計必備】31條布線技巧2023-08-03 08:09
-
電動汽車直流快充方案設計【含參考設計】2023-08-03 08:08
-
Buck電路的原理及器件選型指南2023-07-31 22:28
-
100W USB PD 3.0電源2023-07-31 22:27
-
基于STM32的300W無刷直流電機驅(qū)動方案2023-07-06 10:02
-
上新啦!開發(fā)板僅需9.9元!2023-06-21 17:43
-
參考設計 | 2KW AC/DC數(shù)字電源方案2023-06-21 17:43
-
千萬不能小瞧的PCB半孔板2023-06-21 17:34