--- 產品詳情 ---
Function | Deserializer |
Color depth (bpp) | 18 |
Input compatibility | FPD-Link LVDS |
Pixel clock frequency (Max) (MHz) | 43 |
Output compatibility | LVCMOS |
Features | Low-EMI Point-to-Point Communication |
EMI reduction | LVDS |
Diagnostics | BIST |
Operating temperature range (C) | -40 to 105 |
- Supports Displays With 18-Bit Color Depth
- 5-MHz to 43-MHz Pixel Clock
- Automotive-Grade Product AEC-Q100 Grade 2
Qualified - 24:1 Interface Compression
- Embedded Clock With DC Balancing Supports
AC-Coupled Data Transmission - Capable to Drive up to 10 Meters Shielded
Twisted-Pair Cable - No Reference Clock Required (Deserializer)
- Meets ISO 10605 ESD – Greater than 8 kV HBM
ESD Structure - Hot Plug Support
- EMI Reduction – Serializer Accepts Spread
Spectrum Input; Data Randomization and
Shuffling on Serial Link; Deserializer Provides
Adjustable PTO (Progressive Turnon) LVCMOS
Outputs - @Speed BIST (Built-In Self-Test) to Validate
LVDS Transmission Path - Individual Power-Down Controls for Both
Transmitter and Receiver - Power Supply Range 3.3 V ±10%
- 48-Pin TQFP Package for Transmitter and 64-Pin
TQFP Package for Receiver - Temperature Range: –40°C to 105°C
- Backward-Compatible Mode With
DS90C241/DS90C124
The DS90URxxx-Q1 chipset translates a 24-bit parallel bus into a fully transparent data/control FPD-Link II LVDS serial stream with embedded clock information. This chipset is ideally suited for driving graphical data to displays requiring 18-bit color depth: RGB666 + HS, VS, DE + three additional general-purpose data channels. This single serial stream simplifies transferring a 24-bit bus over PCB traces and cable by eliminating the skew problems between parallel data and clock paths. The device saves system cost by narrowing data paths that in turn reduce PCB layers, cable width, and connector size and pins.
The DS90URxxx-Q1 incorporates FPD-Link II LVDS signaling on the high-speed I/O. FPD-Link II LVDS provides a low-power and low-noise environment for reliably transferring data over a serial transmission path. By optimizing the Serializer output edge rate for the operating frequency range, EMI is further reduced.
In addition, the device features pre-emphasis to boost signals over longer distances using lossy cables. Internal DC-balanced encoding and decoding is used to support AC-coupled interconnects. Using TI?s proprietary random lock, the parallel data of the Serializer are randomized to the Deserializer without the need of REFCLK.
為你推薦
-
TI數字多路復用器和編碼器SN54HC1512022-12-23 15:12
-
TI數字多路復用器和編碼器SN54LS1532022-12-23 15:12
-
TI數字多路復用器和編碼器CD54HC1472022-12-23 15:12
-
TI數字多路復用器和編碼器CY74FCT2257T2022-12-23 15:12
-
TI數字多路復用器和編碼器SN74LVC257A2022-12-23 15:12
-
TI數字多路復用器和編碼器SN74LVC157A2022-12-23 15:12
-
TI數字多路復用器和編碼器SN74ALS258A2022-12-23 15:12
-
TI數字多路復用器和編碼器SN74ALS257A2022-12-23 15:12
-
TI數字多路復用器和編碼器SN74ALS157A2022-12-23 15:12
-
TI數字多路復用器和編碼器SN74AHCT1582022-12-23 15:12
-
電動汽車直流快充方案設計【含參考設計】2023-08-03 08:08
-
Buck電路的原理及器件選型指南2023-07-31 22:28
-
100W USB PD 3.0電源2023-07-31 22:27
-
基于STM32的300W無刷直流電機驅動方案2023-07-06 10:02
-
上新啦!開發板僅需9.9元!2023-06-21 17:43
-
參考設計 | 2KW AC/DC數字電源方案2023-06-21 17:43
-
千萬不能小瞧的PCB半孔板2023-06-21 17:34